ViewVC Help
View File | Revision Log | Show Annotations | Revision Graph | Root Listing
root/cebix/SheepShaver/src/kpx_cpu/sheepshaver_glue.cpp
(Generate patch)

Comparing SheepShaver/src/kpx_cpu/sheepshaver_glue.cpp (file contents):
Revision 1.53 by gbeauche, 2004-11-22T22:04:38Z vs.
Revision 1.66 by gbeauche, 2005-12-06T22:25:13Z

# Line 1 | Line 1
1   /*
2   *  sheepshaver_glue.cpp - Glue Kheperix CPU to SheepShaver CPU engine interface
3   *
4 < *  SheepShaver (C) 1997-2004 Christian Bauer and Marc Hellwig
4 > *  SheepShaver (C) 1997-2005 Christian Bauer and Marc Hellwig
5   *
6   *  This program is free software; you can redistribute it and/or modify
7   *  it under the terms of the GNU General Public License as published by
# Line 93 | Line 93 | extern "C" void check_load_invoc(uint32
93   // PowerPC EmulOp to exit from emulation looop
94   const uint32 POWERPC_EXEC_RETURN = POWERPC_EMUL_OP | 1;
95  
96 // Enable interrupt routine safety checks?
97 #define SAFE_INTERRUPT_PPC 1
98
96   // Enable Execute68k() safety checks?
97   #define SAFE_EXEC_68K 1
98  
# Line 142 | Line 139 | class sheepshaver_cpu
139          void init_decoder();
140          void execute_sheep(uint32 opcode);
141  
145        // CPU context to preserve on interrupt
146        class interrupt_context {
147                uint32 gpr[32];
148                uint32 pc;
149                uint32 lr;
150                uint32 ctr;
151                uint32 cr;
152                uint32 xer;
153                sheepshaver_cpu *cpu;
154                const char *where;
155        public:
156                interrupt_context(sheepshaver_cpu *_cpu, const char *_where);
157                ~interrupt_context();
158        };
159
142   public:
143  
144          // Constructor
# Line 192 | Line 174 | public:
174  
175          // Handle MacOS interrupt
176          void interrupt(uint32 entry);
195        void handle_interrupt();
177  
178          // Make sure the SIGSEGV handler can access CPU registers
179          friend sigsegv_return_t sigsegv_handler(sigsegv_address_t, sigsegv_address_t);
180   };
181  
201 // Memory allocator returning areas aligned on 16-byte boundaries
202 void *operator new(size_t size)
203 {
204        void *p;
205
206 #if defined(HAVE_POSIX_MEMALIGN)
207        if (posix_memalign(&p, 16, size) != 0)
208                throw std::bad_alloc();
209 #elif defined(HAVE_MEMALIGN)
210        p = memalign(16, size);
211 #elif defined(HAVE_VALLOC)
212        p = valloc(size); // page-aligned!
213 #else
214        /* XXX: handle padding ourselves */
215        p = malloc(size);
216 #endif
217
218        return p;
219 }
220
221 void operator delete(void *p)
222 {
223 #if defined(HAVE_MEMALIGN) || defined(HAVE_VALLOC)
224 #if defined(__GLIBC__)
225        // this is known to work only with GNU libc
226        free(p);
227 #endif
228 #else
229        free(p);
230 #endif
231 }
232
182   sheepshaver_cpu::sheepshaver_cpu()
183          : powerpc_cpu(enable_jit_p())
184   {
# Line 278 | Line 227 | void sheepshaver_cpu::execute_emul_op(ui
227          for (int i = 0; i < 7; i++)
228                  r68.a[i] = gpr(16 + i);
229          r68.a[7] = gpr(1);
230 <        uint32 saved_cr = get_cr() & CR_field<2>::mask();
230 >        uint32 saved_cr = get_cr() & 0xff9fffff; // mask_operand::compute(11, 8)
231          uint32 saved_xer = get_xer();
232          EmulOp(&r68, gpr(24), emul_op);
233          set_cr(saved_cr);
# Line 473 | Line 422 | int sheepshaver_cpu::compile1(codegen_co
422   }
423   #endif
424  
476 // CPU context to preserve on interrupt
477 sheepshaver_cpu::interrupt_context::interrupt_context(sheepshaver_cpu *_cpu, const char *_where)
478 {
479 #if SAFE_INTERRUPT_PPC >= 2
480        cpu = _cpu;
481        where = _where;
482
483        // Save interrupt context
484        memcpy(&gpr[0], &cpu->gpr(0), sizeof(gpr));
485        pc = cpu->pc();
486        lr = cpu->lr();
487        ctr = cpu->ctr();
488        cr = cpu->get_cr();
489        xer = cpu->get_xer();
490 #endif
491 }
492
493 sheepshaver_cpu::interrupt_context::~interrupt_context()
494 {
495 #if SAFE_INTERRUPT_PPC >= 2
496        // Check whether CPU context was preserved by interrupt
497        if (memcmp(&gpr[0], &cpu->gpr(0), sizeof(gpr)) != 0) {
498                printf("FATAL: %s: interrupt clobbers registers\n", where);
499                for (int i = 0; i < 32; i++)
500                        if (gpr[i] != cpu->gpr(i))
501                                printf(" r%d: %08x -> %08x\n", i, gpr[i], cpu->gpr(i));
502        }
503        if (pc != cpu->pc())
504                printf("FATAL: %s: interrupt clobbers PC\n", where);
505        if (lr != cpu->lr())
506                printf("FATAL: %s: interrupt clobbers LR\n", where);
507        if (ctr != cpu->ctr())
508                printf("FATAL: %s: interrupt clobbers CTR\n", where);
509        if (cr != cpu->get_cr())
510                printf("FATAL: %s: interrupt clobbers CR\n", where);
511        if (xer != cpu->get_xer())
512                printf("FATAL: %s: interrupt clobbers XER\n", where);
513 #endif
514 }
515
425   // Handle MacOS interrupt
426   void sheepshaver_cpu::interrupt(uint32 entry)
427   {
# Line 521 | Line 430 | void sheepshaver_cpu::interrupt(uint32 e
430          const clock_t interrupt_start = clock();
431   #endif
432  
524 #if SAFE_INTERRUPT_PPC
525        static int depth = 0;
526        if (depth != 0)
527                printf("FATAL: sheepshaver_cpu::interrupt() called more than once: %d\n", depth);
528        depth++;
529 #endif
530
433          // Save program counters and branch registers
434          uint32 saved_pc = pc();
435          uint32 saved_lr = lr();
# Line 581 | Line 483 | void sheepshaver_cpu::interrupt(uint32 e
483   #if EMUL_TIME_STATS
484          interrupt_time += (clock() - interrupt_start);
485   #endif
584
585 #if SAFE_INTERRUPT_PPC
586        depth--;
587 #endif
486   }
487  
488   // Execute 68k routine
# Line 862 | Line 760 | sigsegv_return_t sigsegv_handler(sigsegv
760   #error "FIXME: You don't have the capability to skip instruction within signal handlers"
761   #endif
762  
763 <        printf("SIGSEGV\n");
764 <        printf("  pc %p\n", fault_instruction);
765 <        printf("  ea %p\n", fault_address);
763 >        fprintf(stderr, "SIGSEGV\n");
764 >        fprintf(stderr, "  pc %p\n", fault_instruction);
765 >        fprintf(stderr, "  ea %p\n", fault_address);
766          dump_registers();
767          ppc_cpu->dump_log();
768          enter_mon();
# Line 975 | Line 873 | void emul_ppc(uint32 entry)
873  
874   void TriggerInterrupt(void)
875   {
876 +        idle_resume();
877   #if 0
878    WriteMacInt32(0x16a, ReadMacInt32(0x16a) + 1);
879   #else
# Line 984 | Line 883 | void TriggerInterrupt(void)
883   #endif
884   }
885  
886 < void sheepshaver_cpu::handle_interrupt(void)
886 > void HandleInterrupt(powerpc_registers *r)
887   {
888   #ifdef USE_SDL_VIDEO
889          // We must fill in the events queue in the same thread that did call SDL_SetVideoMode()
# Line 995 | Line 894 | void sheepshaver_cpu::handle_interrupt(v
894          if (int32(ReadMacInt32(XLM_IRQ_NEST)) > 0)
895                  return;
896  
897 <        // Current interrupt nest level
999 <        static int interrupt_depth = 0;
1000 <        ++interrupt_depth;
897 >        // Update interrupt count
898   #if EMUL_TIME_STATS
899          interrupt_count++;
900   #endif
901  
1005        // Disable MacOS stack sniffer
1006        WriteMacInt32(0x110, 0);
1007
902          // Interrupt action depends on current run mode
903          switch (ReadMacInt32(XLM_RUN_MODE)) {
904          case MODE_68K:
905                  // 68k emulator active, trigger 68k interrupt level 1
906                  WriteMacInt16(tswap32(kernel_data->v[0x67c >> 2]), 1);
907 <                set_cr(get_cr() | tswap32(kernel_data->v[0x674 >> 2]));
907 >                r->cr.set(r->cr.get() | tswap32(kernel_data->v[0x674 >> 2]));
908                  break;
909      
910   #if INTERRUPTS_IN_NATIVE_MODE
911          case MODE_NATIVE:
912                  // 68k emulator inactive, in nanokernel?
913 <                if (gpr(1) != KernelDataAddr && interrupt_depth == 1) {
1020 <                        interrupt_context ctx(this, "PowerPC mode");
913 >                if (r->gpr[1] != KernelDataAddr) {
914  
915                          // Prepare for 68k interrupt level 1
916                          WriteMacInt16(tswap32(kernel_data->v[0x67c >> 2]), 1);
# Line 1039 | Line 932 | void sheepshaver_cpu::handle_interrupt(v
932          case MODE_EMUL_OP:
933                  // 68k emulator active, within EMUL_OP routine, execute 68k interrupt routine directly when interrupt level is 0
934                  if ((ReadMacInt32(XLM_68K_R25) & 7) == 0) {
1042                        interrupt_context ctx(this, "68k mode");
935   #if EMUL_TIME_STATS
936                          const clock_t interrupt_start = clock();
937   #endif
# Line 1076 | Line 968 | void sheepshaver_cpu::handle_interrupt(v
968                  break;
969   #endif
970          }
1079
1080        // We are done with this interrupt
1081        --interrupt_depth;
971   }
972  
973   static void get_resource(void);
# Line 1108 | Line 997 | void sheepshaver_cpu::execute_native_op(
997          case NATIVE_VIDEO_DO_DRIVER_IO:
998                  gpr(3) = (int32)(int16)VideoDoDriverIO(gpr(3), gpr(4), gpr(5), gpr(6), gpr(7));
999                  break;
1000 < #ifdef WORDS_BIGENDIAN
1000 >        case NATIVE_ETHER_AO_GET_HWADDR:
1001 >                AO_get_ethernet_address(gpr(3));
1002 >                break;
1003 >        case NATIVE_ETHER_AO_ADD_MULTI:
1004 >                AO_enable_multicast(gpr(3));
1005 >                break;
1006 >        case NATIVE_ETHER_AO_DEL_MULTI:
1007 >                AO_disable_multicast(gpr(3));
1008 >                break;
1009 >        case NATIVE_ETHER_AO_SEND_PACKET:
1010 >                AO_transmit_packet(gpr(3));
1011 >                break;
1012          case NATIVE_ETHER_IRQ:
1013                  EtherIRQ();
1014                  break;
# Line 1130 | Line 1030 | void sheepshaver_cpu::execute_native_op(
1030          case NATIVE_ETHER_RSRV:
1031                  gpr(3) = ether_rsrv((queue_t *)gpr(3));
1032                  break;
1133 #else
1134        case NATIVE_ETHER_INIT:
1135                // FIXME: needs more complicated thunks
1136                gpr(3) = false;
1137                break;
1138 #endif
1033          case NATIVE_SYNC_HOOK:
1034                  gpr(3) = NQD_sync_hook(gpr(3));
1035                  break;

Diff Legend

Removed lines
+ Added lines
< Changed lines
> Changed lines