ViewVC Help
View File | Revision Log | Show Annotations | Revision Graph | Root Listing
root/cebix/SheepShaver/src/rom_patches.cpp
Revision: 1.25
Committed: 2004-01-31T11:10:48Z (20 years, 3 months ago) by gbeauche
Branch: MAIN
Changes since 1.24: +12 -0 lines
Log Message:
Recognize 7400 & 7410 cpus

File Contents

# Content
1 /*
2 * rom_patches.cpp - ROM patches
3 *
4 * SheepShaver (C) 1997-2004 Christian Bauer and Marc Hellwig
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
21 /*
22 * TODO:
23 * IRQ_NEST must be handled atomically
24 * Don't use r1 in extra routines
25 */
26
27 #include <string.h>
28
29 #include "sysdeps.h"
30 #include "rom_patches.h"
31 #include "main.h"
32 #include "prefs.h"
33 #include "cpu_emulation.h"
34 #include "emul_op.h"
35 #include "xlowmem.h"
36 #include "sony.h"
37 #include "disk.h"
38 #include "cdrom.h"
39 #include "audio.h"
40 #include "audio_defs.h"
41 #include "serial.h"
42 #include "macos_util.h"
43 #include "thunks.h"
44
45 #define DEBUG 0
46 #include "debug.h"
47
48
49 // 68k breakpoint address
50 //#define M68K_BREAK_POINT 0x29e0 // BootMe
51 //#define M68K_BREAK_POINT 0x2a1e // Boot block code returned
52 //#define M68K_BREAK_POINT 0x3150 // CritError
53 //#define M68K_BREAK_POINT 0x187ce // Unimplemented trap
54
55 // PowerPC breakpoint address
56 //#define POWERPC_BREAK_POINT 0x36e6c0 // 68k emulator start
57
58 #define DISABLE_SCSI 1
59
60
61 // Other ROM addresses
62 const uint32 CHECK_LOAD_PATCH_SPACE = 0x2fcf00;
63 const uint32 PUT_SCRAP_PATCH_SPACE = 0x2fcf80;
64 const uint32 GET_SCRAP_PATCH_SPACE = 0x2fcfc0;
65 const uint32 ADDR_MAP_PATCH_SPACE = 0x2fd100;
66
67 // Global variables
68 int ROMType; // ROM type
69 static uint32 sony_offset; // Offset of .Sony driver resource
70
71 // Prototypes
72 static bool patch_nanokernel_boot(void);
73 static bool patch_68k_emul(void);
74 static bool patch_nanokernel(void);
75 static bool patch_68k(void);
76
77
78 // Decode LZSS data
79 static void decode_lzss(const uint8 *src, uint8 *dest, int size)
80 {
81 char dict[0x1000];
82 int run_mask = 0, dict_idx = 0xfee;
83 for (;;) {
84 if (run_mask < 0x100) {
85 // Start new run
86 if (--size < 0)
87 break;
88 run_mask = *src++ | 0xff00;
89 }
90 bool bit = run_mask & 1;
91 run_mask >>= 1;
92 if (bit) {
93 // Verbatim copy
94 if (--size < 0)
95 break;
96 int c = *src++;
97 dict[dict_idx++] = c;
98 *dest++ = c;
99 dict_idx &= 0xfff;
100 } else {
101 // Copy from dictionary
102 if (--size < 0)
103 break;
104 int idx = *src++;
105 if (--size < 0)
106 break;
107 int cnt = *src++;
108 idx |= (cnt << 4) & 0xf00;
109 cnt = (cnt & 0x0f) + 3;
110 while (cnt--) {
111 char c = dict[idx++];
112 dict[dict_idx++] = c;
113 *dest++ = c;
114 idx &= 0xfff;
115 dict_idx &= 0xfff;
116 }
117 }
118 }
119 }
120
121 // Decode parcels of ROM image (MacOS 9.X and even earlier)
122 void decode_parcels(const uint8 *src, uint8 *dest, int size)
123 {
124 uint32 parcel_offset = 0x14;
125 D(bug("Offset Type Name\n"));
126 while (parcel_offset != 0) {
127 const uint32 *parcel_data = (uint32 *)(src + parcel_offset);
128 uint32 next_offset = ntohl(parcel_data[0]);
129 uint32 parcel_type = ntohl(parcel_data[1]);
130 D(bug("%08x %c%c%c%c %s\n", parcel_offset,
131 (parcel_type >> 24) & 0xff, (parcel_type >> 16) & 0xff,
132 (parcel_type >> 8) & 0xff, parcel_type & 0xff, &parcel_data[6]));
133 if (parcel_type == FOURCC('r','o','m',' ')) {
134 uint32 lzss_offset = ntohl(parcel_data[2]);
135 uint32 lzss_size = ((uintptr)src + next_offset) - ((uintptr)parcel_data + lzss_offset);
136 decode_lzss((uint8 *)parcel_data + lzss_offset, dest, lzss_size);
137 }
138 parcel_offset = next_offset;
139 }
140 }
141
142
143 /*
144 * Decode ROM image, 4 MB plain images or NewWorld images
145 */
146
147 bool DecodeROM(uint8 *data, uint32 size)
148 {
149 if (size == ROM_SIZE) {
150 // Plain ROM image
151 memcpy((void *)ROM_BASE, data, ROM_SIZE);
152 return true;
153 }
154 else if (strncmp((char *)data, "<CHRP-BOOT>", 11) == 0) {
155 // CHRP compressed ROM image
156 uint32 image_offset, image_size;
157 bool decode_info_ok = false;
158
159 char *s = strstr((char *)data, "constant lzss-offset");
160 if (s != NULL) {
161 // Probably a plain LZSS compressed ROM image
162 if (sscanf(s - 7, "%06x", &image_offset) == 1) {
163 s = strstr((char *)data, "constant lzss-size");
164 if (s != NULL && (sscanf(s - 7, "%06x", &image_size) == 1))
165 decode_info_ok = true;
166 }
167 }
168 else {
169 // Probably a MacOS 9.2.x ROM image
170 s = strstr((char *)data, "constant parcels-offset");
171 if (s != NULL) {
172 if (sscanf(s - 7, "%06x", &image_offset) == 1) {
173 s = strstr((char *)data, "constant parcels-size");
174 if (s != NULL && (sscanf(s - 7, "%06x", &image_size) == 1))
175 decode_info_ok = true;
176 }
177 }
178 }
179
180 // No valid information to decode the ROM found?
181 if (!decode_info_ok)
182 return false;
183
184 // Check signature, this could be a parcels-based ROM image
185 uint32 rom_signature = ntohl(*(uint32 *)(data + image_offset));
186 if (rom_signature == FOURCC('p','r','c','l')) {
187 D(bug("Offset of parcels data: %08x\n", image_offset));
188 D(bug("Size of parcels data: %08x\n", image_size));
189 decode_parcels(data + image_offset, (uint8 *)ROM_BASE, image_size);
190 }
191 else {
192 D(bug("Offset of compressed data: %08x\n", image_offset));
193 D(bug("Size of compressed data: %08x\n", image_size));
194 decode_lzss(data + image_offset, (uint8 *)ROM_BASE, image_size);
195 }
196 return true;
197 }
198 return false;
199 }
200
201
202 /*
203 * Search ROM for byte string, return ROM offset (or 0)
204 */
205
206 static uint32 find_rom_data(uint32 start, uint32 end, const uint8 *data, uint32 data_len)
207 {
208 uint32 ofs = start;
209 while (ofs < end) {
210 if (!memcmp((void *)(ROM_BASE + ofs), data, data_len))
211 return ofs;
212 ofs++;
213 }
214 return 0;
215 }
216
217
218 /*
219 * Search ROM resource by type/ID, return ROM offset of resource data
220 */
221
222 static uint32 rsrc_ptr = 0;
223
224 // id = 4711 means "find any ID"
225 static uint32 find_rom_resource(uint32 s_type, int16 s_id = 4711, bool cont = false)
226 {
227 uint32 *lp = (uint32 *)(ROM_BASE + 0x1a);
228 uint32 x = ntohl(*lp);
229 uint8 *bp = (uint8 *)(ROM_BASE + x + 5);
230 uint32 header_size = *bp;
231
232 if (!cont)
233 rsrc_ptr = x;
234 else if (rsrc_ptr == 0)
235 return 0;
236
237 for (;;) {
238 lp = (uint32 *)(ROM_BASE + rsrc_ptr);
239 rsrc_ptr = ntohl(*lp);
240 if (rsrc_ptr == 0)
241 break;
242
243 rsrc_ptr += header_size;
244
245 lp = (uint32 *)(ROM_BASE + rsrc_ptr + 4);
246 uint32 data = ntohl(*lp); lp++;
247 uint32 type = ntohl(*lp); lp++;
248 int16 id = ntohs(*(int16 *)lp);
249 if (type == s_type && (id == s_id || s_id == 4711))
250 return data;
251 }
252 return 0;
253 }
254
255
256 /*
257 * Search offset of A-Trap routine in ROM
258 */
259
260 static uint32 find_rom_trap(uint16 trap)
261 {
262 uint32 *lp = (uint32 *)(ROM_BASE + 0x22);
263 lp = (uint32 *)(ROM_BASE + ntohl(*lp));
264
265 if (trap > 0xa800)
266 return ntohl(lp[trap & 0x3ff]);
267 else
268 return ntohl(lp[(trap & 0xff) + 0x400]);
269 }
270
271
272 /*
273 * Return target of branch instruction specified at ADDR, or 0 if
274 * there is no such instruction
275 */
276
277 static uint32 powerpc_branch_target(uintptr addr)
278 {
279 uint32 opcode = ntohl(*(uint32 *)addr);
280 uint32 primop = opcode >> 26;
281 uint32 target = 0;
282
283 if (primop == 18) { // Branch
284 target = opcode & 0x3fffffc;
285 if (target & 0x2000000)
286 target |= 0xfc000000;
287 if ((opcode & 2) == 0)
288 target += addr;
289 }
290 else if (primop == 16) { // Branch Conditional
291 target = (int32)(int16)(opcode & 0xfffc);
292 if ((opcode & 2) == 0)
293 target += addr;
294 }
295 return target;
296 }
297
298
299 /*
300 * Search ROM for instruction branching to target address, return 0 if none found
301 */
302
303 static uint32 find_rom_powerpc_branch(uint32 start, uint32 end, uint32 target)
304 {
305 for (uint32 addr = start; addr < end; addr += 4) {
306 if (powerpc_branch_target(ROM_BASE + addr) == ROM_BASE + target)
307 return addr;
308 }
309 return 0;
310 }
311
312
313 /*
314 * Check that requested ROM patch space is really available
315 */
316
317 static bool check_rom_patch_space(uint32 base, uint32 size)
318 {
319 size = (size + 3) & -4;
320 for (int i = 0; i < size; i += 4) {
321 uint32 x = ntohl(*(uint32 *)(ROM_BASE + base + i));
322 if (x != 0x6b636b63 && x != 0)
323 return false;
324 }
325 return true;
326 }
327
328
329 /*
330 * List of audio sifters installed in ROM and System file
331 */
332
333 struct sift_entry {
334 uint32 type;
335 int16 id;
336 };
337 static sift_entry sifter_list[32];
338 static int num_sifters;
339
340 void AddSifter(uint32 type, int16 id)
341 {
342 if (FindSifter(type, id))
343 return;
344 D(bug(" adding sifter type %c%c%c%c (%08x), id %d\n", type >> 24, (type >> 16) & 0xff, (type >> 8) & 0xff, type & 0xff, type, id));
345 sifter_list[num_sifters].type = type;
346 sifter_list[num_sifters].id = id;
347 num_sifters++;
348 }
349
350 bool FindSifter(uint32 type, int16 id)
351 {
352 for (int i=0; i<num_sifters; i++) {
353 if (sifter_list[i].type == type && sifter_list[i].id == id)
354 return true;
355 }
356 return false;
357 }
358
359
360 /*
361 * Driver stubs
362 */
363
364 static const uint8 sony_driver[] = { // Replacement for .Sony driver
365 // Driver header
366 SonyDriverFlags >> 8, SonyDriverFlags & 0xff, 0, 0, 0, 0, 0, 0,
367 0x00, 0x18, // Open() offset
368 0x00, 0x1c, // Prime() offset
369 0x00, 0x20, // Control() offset
370 0x00, 0x2c, // Status() offset
371 0x00, 0x52, // Close() offset
372 0x05, 0x2e, 0x53, 0x6f, 0x6e, 0x79, // ".Sony"
373
374 // Open()
375 M68K_EMUL_OP_SONY_OPEN >> 8, M68K_EMUL_OP_SONY_OPEN & 0xff,
376 0x4e, 0x75, // rts
377
378 // Prime()
379 M68K_EMUL_OP_SONY_PRIME >> 8, M68K_EMUL_OP_SONY_PRIME & 0xff,
380 0x60, 0x0e, // bra IOReturn
381
382 // Control()
383 M68K_EMUL_OP_SONY_CONTROL >> 8, M68K_EMUL_OP_SONY_CONTROL & 0xff,
384 0x0c, 0x68, 0x00, 0x01, 0x00, 0x1a, // cmp.w #1,$1a(a0)
385 0x66, 0x04, // bne IOReturn
386 0x4e, 0x75, // rts
387
388 // Status()
389 M68K_EMUL_OP_SONY_STATUS >> 8, M68K_EMUL_OP_SONY_STATUS & 0xff,
390
391 // IOReturn
392 0x32, 0x28, 0x00, 0x06, // move.w 6(a0),d1
393 0x08, 0x01, 0x00, 0x09, // btst #9,d1
394 0x67, 0x0c, // beq 1
395 0x4a, 0x40, // tst.w d0
396 0x6f, 0x02, // ble 2
397 0x42, 0x40, // clr.w d0
398 0x31, 0x40, 0x00, 0x10, //2 move.w d0,$10(a0)
399 0x4e, 0x75, // rts
400 0x4a, 0x40, //1 tst.w d0
401 0x6f, 0x04, // ble 3
402 0x42, 0x40, // clr.w d0
403 0x4e, 0x75, // rts
404 0x2f, 0x38, 0x08, 0xfc, //3 move.l $8fc,-(sp)
405 0x4e, 0x75, // rts
406
407 // Close()
408 0x70, 0xe8, // moveq #-24,d0
409 0x4e, 0x75 // rts
410 };
411
412 static const uint8 disk_driver[] = { // Generic disk driver
413 // Driver header
414 DiskDriverFlags >> 8, DiskDriverFlags & 0xff, 0, 0, 0, 0, 0, 0,
415 0x00, 0x18, // Open() offset
416 0x00, 0x1c, // Prime() offset
417 0x00, 0x20, // Control() offset
418 0x00, 0x2c, // Status() offset
419 0x00, 0x52, // Close() offset
420 0x05, 0x2e, 0x44, 0x69, 0x73, 0x6b, // ".Disk"
421
422 // Open()
423 M68K_EMUL_OP_DISK_OPEN >> 8, M68K_EMUL_OP_DISK_OPEN & 0xff,
424 0x4e, 0x75, // rts
425
426 // Prime()
427 M68K_EMUL_OP_DISK_PRIME >> 8, M68K_EMUL_OP_DISK_PRIME & 0xff,
428 0x60, 0x0e, // bra IOReturn
429
430 // Control()
431 M68K_EMUL_OP_DISK_CONTROL >> 8, M68K_EMUL_OP_DISK_CONTROL & 0xff,
432 0x0c, 0x68, 0x00, 0x01, 0x00, 0x1a, // cmp.w #1,$1a(a0)
433 0x66, 0x04, // bne IOReturn
434 0x4e, 0x75, // rts
435
436 // Status()
437 M68K_EMUL_OP_DISK_STATUS >> 8, M68K_EMUL_OP_DISK_STATUS & 0xff,
438
439 // IOReturn
440 0x32, 0x28, 0x00, 0x06, // move.w 6(a0),d1
441 0x08, 0x01, 0x00, 0x09, // btst #9,d1
442 0x67, 0x0c, // beq 1
443 0x4a, 0x40, // tst.w d0
444 0x6f, 0x02, // ble 2
445 0x42, 0x40, // clr.w d0
446 0x31, 0x40, 0x00, 0x10, //2 move.w d0,$10(a0)
447 0x4e, 0x75, // rts
448 0x4a, 0x40, //1 tst.w d0
449 0x6f, 0x04, // ble 3
450 0x42, 0x40, // clr.w d0
451 0x4e, 0x75, // rts
452 0x2f, 0x38, 0x08, 0xfc, //3 move.l $8fc,-(sp)
453 0x4e, 0x75, // rts
454
455 // Close()
456 0x70, 0xe8, // moveq #-24,d0
457 0x4e, 0x75 // rts
458 };
459
460 static const uint8 cdrom_driver[] = { // CD-ROM driver
461 // Driver header
462 CDROMDriverFlags >> 8, CDROMDriverFlags & 0xff, 0, 0, 0, 0, 0, 0,
463 0x00, 0x1c, // Open() offset
464 0x00, 0x20, // Prime() offset
465 0x00, 0x24, // Control() offset
466 0x00, 0x30, // Status() offset
467 0x00, 0x56, // Close() offset
468 0x08, 0x2e, 0x41, 0x70, 0x70, 0x6c, 0x65, 0x43, 0x44, 0x00, // ".AppleCD"
469
470 // Open()
471 M68K_EMUL_OP_CDROM_OPEN >> 8, M68K_EMUL_OP_CDROM_OPEN & 0xff,
472 0x4e, 0x75, // rts
473
474 // Prime()
475 M68K_EMUL_OP_CDROM_PRIME >> 8, M68K_EMUL_OP_CDROM_PRIME & 0xff,
476 0x60, 0x0e, // bra IOReturn
477
478 // Control()
479 M68K_EMUL_OP_CDROM_CONTROL >> 8, M68K_EMUL_OP_CDROM_CONTROL & 0xff,
480 0x0c, 0x68, 0x00, 0x01, 0x00, 0x1a, // cmp.w #1,$1a(a0)
481 0x66, 0x04, // bne IOReturn
482 0x4e, 0x75, // rts
483
484 // Status()
485 M68K_EMUL_OP_CDROM_STATUS >> 8, M68K_EMUL_OP_CDROM_STATUS & 0xff,
486
487 // IOReturn
488 0x32, 0x28, 0x00, 0x06, // move.w 6(a0),d1
489 0x08, 0x01, 0x00, 0x09, // btst #9,d1
490 0x67, 0x0c, // beq 1
491 0x4a, 0x40, // tst.w d0
492 0x6f, 0x02, // ble 2
493 0x42, 0x40, // clr.w d0
494 0x31, 0x40, 0x00, 0x10, //2 move.w d0,$10(a0)
495 0x4e, 0x75, // rts
496 0x4a, 0x40, //1 tst.w d0
497 0x6f, 0x04, // ble 3
498 0x42, 0x40, // clr.w d0
499 0x4e, 0x75, // rts
500 0x2f, 0x38, 0x08, 0xfc, //3 move.l $8fc,-(sp)
501 0x4e, 0x75, // rts
502
503 // Close()
504 0x70, 0xe8, // moveq #-24,d0
505 0x4e, 0x75 // rts
506 };
507
508 static uint32 long_ptr;
509
510 static void SetLongBase(uint32 addr)
511 {
512 long_ptr = addr;
513 }
514
515 static void Long(uint32 value)
516 {
517 WriteMacInt32(long_ptr, value);
518 long_ptr += 4;
519 }
520
521 static void gen_ain_driver(uintptr addr)
522 {
523 SetLongBase(addr);
524
525 // .AIn driver header
526 Long(0x4d000000); Long(0x00000000);
527 Long(0x00200040); Long(0x00600080);
528 Long(0x00a0042e); Long(0x41496e00);
529 Long(0x00000000); Long(0x00000000);
530 Long(0xaafe0700); Long(0x00000000);
531 Long(0x00000000); Long(0x00179822);
532 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_NOTHING));
533 Long(0x00000000); Long(0x00000000);
534 Long(0xaafe0700); Long(0x00000000);
535 Long(0x00000000); Long(0x00179822);
536 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_PRIME_IN));
537 Long(0x00000000); Long(0x00000000);
538 Long(0xaafe0700); Long(0x00000000);
539 Long(0x00000000); Long(0x00179822);
540 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_CONTROL));
541 Long(0x00000000); Long(0x00000000);
542 Long(0xaafe0700); Long(0x00000000);
543 Long(0x00000000); Long(0x00179822);
544 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_STATUS));
545 Long(0x00000000); Long(0x00000000);
546 Long(0xaafe0700); Long(0x00000000);
547 Long(0x00000000); Long(0x00179822);
548 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_NOTHING));
549 Long(0x00000000); Long(0x00000000);
550 };
551
552 static void gen_aout_driver(uintptr addr)
553 {
554 SetLongBase(addr);
555
556 // .AOut driver header
557 Long(0x4d000000); Long(0x00000000);
558 Long(0x00200040); Long(0x00600080);
559 Long(0x00a0052e); Long(0x414f7574);
560 Long(0x00000000); Long(0x00000000);
561 Long(0xaafe0700); Long(0x00000000);
562 Long(0x00000000); Long(0x00179822);
563 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_OPEN));
564 Long(0x00000000); Long(0x00000000);
565 Long(0xaafe0700); Long(0x00000000);
566 Long(0x00000000); Long(0x00179822);
567 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_PRIME_OUT));
568 Long(0x00000000); Long(0x00000000);
569 Long(0xaafe0700); Long(0x00000000);
570 Long(0x00000000); Long(0x00179822);
571 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_CONTROL));
572 Long(0x00000000); Long(0x00000000);
573 Long(0xaafe0700); Long(0x00000000);
574 Long(0x00000000); Long(0x00179822);
575 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_STATUS));
576 Long(0x00000000); Long(0x00000000);
577 Long(0xaafe0700); Long(0x00000000);
578 Long(0x00000000); Long(0x00179822);
579 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_CLOSE));
580 Long(0x00000000); Long(0x00000000);
581 };
582
583 static void gen_bin_driver(uintptr addr)
584 {
585 SetLongBase(addr);
586
587 // .BIn driver header
588 Long(0x4d000000); Long(0x00000000);
589 Long(0x00200040); Long(0x00600080);
590 Long(0x00a0042e); Long(0x42496e00);
591 Long(0x00000000); Long(0x00000000);
592 Long(0xaafe0700); Long(0x00000000);
593 Long(0x00000000); Long(0x00179822);
594 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_NOTHING));
595 Long(0x00000000); Long(0x00000000);
596 Long(0xaafe0700); Long(0x00000000);
597 Long(0x00000000); Long(0x00179822);
598 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_PRIME_IN));
599 Long(0x00000000); Long(0x00000000);
600 Long(0xaafe0700); Long(0x00000000);
601 Long(0x00000000); Long(0x00179822);
602 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_CONTROL));
603 Long(0x00000000); Long(0x00000000);
604 Long(0xaafe0700); Long(0x00000000);
605 Long(0x00000000); Long(0x00179822);
606 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_STATUS));
607 Long(0x00000000); Long(0x00000000);
608 Long(0xaafe0700); Long(0x00000000);
609 Long(0x00000000); Long(0x00179822);
610 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_NOTHING));
611 Long(0x00000000); Long(0x00000000);
612 };
613
614 static void gen_bout_driver(uintptr addr)
615 {
616 SetLongBase(addr);
617
618 // .BOut driver header
619 Long(0x4d000000); Long(0x00000000);
620 Long(0x00200040); Long(0x00600080);
621 Long(0x00a0052e); Long(0x424f7574);
622 Long(0x00000000); Long(0x00000000);
623 Long(0xaafe0700); Long(0x00000000);
624 Long(0x00000000); Long(0x00179822);
625 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_OPEN));
626 Long(0x00000000); Long(0x00000000);
627 Long(0xaafe0700); Long(0x00000000);
628 Long(0x00000000); Long(0x00179822);
629 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_PRIME_OUT));
630 Long(0x00000000); Long(0x00000000);
631 Long(0xaafe0700); Long(0x00000000);
632 Long(0x00000000); Long(0x00179822);
633 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_CONTROL));
634 Long(0x00000000); Long(0x00000000);
635 Long(0xaafe0700); Long(0x00000000);
636 Long(0x00000000); Long(0x00179822);
637 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_STATUS));
638 Long(0x00000000); Long(0x00000000);
639 Long(0xaafe0700); Long(0x00000000);
640 Long(0x00000000); Long(0x00179822);
641 Long(0x00010004); Long(NativeTVECT(NATIVE_SERIAL_CLOSE));
642 Long(0x00000000); Long(0x00000000);
643 };
644
645 static const uint8 adbop_patch[] = { // Call ADBOp() completion procedure
646 // The completion procedure may call ADBOp() again!
647 0x40, 0xe7, // move sr,-(sp)
648 0x00, 0x7c, 0x07, 0x00, // ori #$0700,sr
649 M68K_EMUL_OP_ADBOP >> 8, M68K_EMUL_OP_ADBOP & 0xff,
650 0x48, 0xe7, 0x70, 0xf0, // movem.l d1-d3/a0-a3,-(sp)
651 0x26, 0x48, // move.l a0,a3
652 0x4a, 0xab, 0x00, 0x04, // tst.l 4(a3)
653 0x67, 0x00, 0x00, 0x18, // beq 1
654 0x20, 0x53, // move.l (a3),a0
655 0x22, 0x6b, 0x00, 0x04, // move.l 4(a3),a1
656 0x24, 0x6b, 0x00, 0x08, // move.l 8(a3),a2
657 0x26, 0x78, 0x0c, 0xf8, // move.l $cf8,a3
658 0x4e, 0x91, // jsr (a1)
659 0x70, 0x00, // moveq #0,d0
660 0x60, 0x00, 0x00, 0x04, // bra 2
661 0x70, 0xff, //1 moveq #-1,d0
662 0x4c, 0xdf, 0x0f, 0x0e, //2 movem.l (sp)+,d1-d3/a0-a3
663 0x46, 0xdf, // move (sp)+,sr
664 0x4e, 0x75 // rts
665 };
666
667
668 /*
669 * Copy PowerPC code to ROM image and reverse bytes if necessary
670 */
671
672 static inline void memcpy_powerpc_code(void *dst, const void *src, size_t len)
673 {
674 #ifdef WORDS_BIGENDIAN
675 (void)memcpy(dst, src, len);
676 #else
677 uint32 *d = (uint32 *)dst;
678 uint32 *s = (uint32 *)src;
679 for (int i = 0; i < len/4; i++)
680 d[i] = htonl(s[i]);
681 #endif
682 }
683
684
685 /*
686 * Install ROM patches (RAMBase and KernelDataAddr must be set)
687 */
688
689 bool PatchROM(void)
690 {
691 // Print ROM info
692 D(bug("Checksum: %08lx\n", ntohl(*(uint32 *)ROM_BASE)));
693 D(bug("Version: %04x\n", ntohs(*(uint16 *)(ROM_BASE + 8))));
694 D(bug("Sub Version: %04x\n", ntohs(*(uint16 *)(ROM_BASE + 18))));
695 D(bug("Nanokernel ID: %s\n", (char *)ROM_BASE + 0x30d064));
696 D(bug("Resource Map at %08lx\n", ntohl(*(uint32 *)(ROM_BASE + 26))));
697 D(bug("Trap Tables at %08lx\n\n", ntohl(*(uint32 *)(ROM_BASE + 34))));
698
699 // Detect ROM type
700 if (!memcmp((void *)(ROM_BASE + 0x30d064), "Boot TNT", 8))
701 ROMType = ROMTYPE_TNT;
702 else if (!memcmp((void *)(ROM_BASE + 0x30d064), "Boot Alchemy", 12))
703 ROMType = ROMTYPE_ALCHEMY;
704 else if (!memcmp((void *)(ROM_BASE + 0x30d064), "Boot Zanzibar", 13))
705 ROMType = ROMTYPE_ZANZIBAR;
706 else if (!memcmp((void *)(ROM_BASE + 0x30d064), "Boot Gazelle", 12))
707 ROMType = ROMTYPE_GAZELLE;
708 else if (!memcmp((void *)(ROM_BASE + 0x30d064), "Boot Gossamer", 13))
709 ROMType = ROMTYPE_GOSSAMER;
710 else if (!memcmp((void *)(ROM_BASE + 0x30d064), "NewWorld", 8))
711 ROMType = ROMTYPE_NEWWORLD;
712 else
713 return false;
714
715 // Check that other ROM addresses point to really free regions
716 if (!check_rom_patch_space(CHECK_LOAD_PATCH_SPACE, 0x40))
717 return false;
718 if (!check_rom_patch_space(PUT_SCRAP_PATCH_SPACE, 0x40))
719 return false;
720 if (!check_rom_patch_space(GET_SCRAP_PATCH_SPACE, 0x40))
721 return false;
722 if (!check_rom_patch_space(ADDR_MAP_PATCH_SPACE - 10 * 4, 0x100))
723 return false;
724
725 // Apply patches
726 if (!patch_nanokernel_boot()) return false;
727 if (!patch_68k_emul()) return false;
728 if (!patch_nanokernel()) return false;
729 if (!patch_68k()) return false;
730
731 #ifdef M68K_BREAK_POINT
732 // Install 68k breakpoint
733 uint16 *wp = (uint16 *)(ROM_BASE + M68K_BREAK_POINT);
734 *wp++ = htons(M68K_EMUL_BREAK);
735 *wp = htons(M68K_EMUL_RETURN);
736 #endif
737
738 #ifdef POWERPC_BREAK_POINT
739 // Install PowerPC breakpoint
740 uint32 *lp = (uint32 *)(ROM_BASE + POWERPC_BREAK_POINT);
741 *lp = htonl(0);
742 #endif
743
744 // Copy 68k emulator to 2MB boundary
745 memcpy((void *)(ROM_BASE + ROM_SIZE), (void *)(ROM_BASE + ROM_SIZE - 0x100000), 0x100000);
746 return true;
747 }
748
749
750 /*
751 * Nanokernel boot routine patches
752 */
753
754 static bool patch_nanokernel_boot(void)
755 {
756 uint32 *lp;
757 uint32 base, loc;
758
759 // ROM boot structure patches
760 lp = (uint32 *)(ROM_BASE + 0x30d000);
761 lp[0x9c >> 2] = htonl(KernelDataAddr); // LA_InfoRecord
762 lp[0xa0 >> 2] = htonl(KernelDataAddr); // LA_KernelData
763 lp[0xa4 >> 2] = htonl(KernelDataAddr + 0x1000); // LA_EmulatorData
764 lp[0xa8 >> 2] = htonl(ROM_BASE + 0x480000); // LA_DispatchTable
765 lp[0xac >> 2] = htonl(ROM_BASE + 0x460000); // LA_EmulatorCode
766 lp[0x360 >> 2] = htonl(0); // Physical RAM base (? on NewWorld ROM, this contains -1)
767 lp[0xfd8 >> 2] = htonl(ROM_BASE + 0x2a); // 68k reset vector
768
769 // Skip SR/BAT/SDR init
770 loc = 0x310000;
771 if (ROMType == ROMTYPE_GAZELLE || ROMType == ROMTYPE_GOSSAMER || ROMType == ROMTYPE_NEWWORLD) {
772 lp = (uint32 *)(ROM_BASE + loc);
773 *lp++ = htonl(POWERPC_NOP);
774 *lp = htonl(0x38000000);
775 }
776 static const uint8 sr_init_dat[] = {0x35, 0x4a, 0xff, 0xfc, 0x7d, 0x86, 0x50, 0x2e};
777 if ((base = find_rom_data(0x3101b0, 0x3105b0, sr_init_dat, sizeof(sr_init_dat))) == 0) return false;
778 D(bug("sr_init %08lx\n", base));
779 lp = (uint32 *)(ROM_BASE + loc + 8);
780 *lp = htonl(0x48000000 | ((base - loc - 8) & 0x3fffffc)); // b ROM_BASE+0x3101b0
781 lp = (uint32 *)(ROM_BASE + base);
782 *lp++ = htonl(0x80200000 + XLM_KERNEL_DATA); // lwz r1,(pointer to Kernel Data)
783 *lp++ = htonl(0x3da0dead); // lis r13,0xdead (start of kernel memory)
784 *lp++ = htonl(0x3dc00010); // lis r14,0x0010 (size of page table)
785 *lp = htonl(0x3de00010); // lis r15,0x0010 (size of kernel memory)
786
787 // Don't read PVR
788 static const uint8 pvr_read_dat[] = {0x7d, 0x9f, 0x42, 0xa6};
789 if ((base = find_rom_data(0x3103b0, 0x3108b0, pvr_read_dat, sizeof(pvr_read_dat))) == 0) return false;
790 D(bug("pvr_read %08lx\n", base));
791 lp = (uint32 *)(ROM_BASE + base);
792 *lp = htonl(0x81800000 + XLM_PVR); // lwz r12,(theoretical PVR)
793
794 // Set CPU specific data (even if ROM doesn't have support for that CPU)
795 if (ntohl(lp[6]) != 0x2c0c0001)
796 return false;
797 uint32 ofs = ntohl(lp[7]) & 0xffff;
798 D(bug("ofs %08lx\n", ofs));
799 lp[8] = htonl((ntohl(lp[8]) & 0xffff) | 0x48000000); // beq -> b
800 loc = (ntohl(lp[8]) & 0xffff) + (uint32)(lp+8) - ROM_BASE;
801 D(bug("loc %08lx\n", loc));
802 lp = (uint32 *)(ROM_BASE + ofs + 0x310000);
803 switch (PVR >> 16) {
804 case 1: // 601
805 lp[0] = htonl(0x1000); // Page size
806 lp[1] = htonl(0x8000); // Data cache size
807 lp[2] = htonl(0x8000); // Inst cache size
808 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
809 lp[4] = htonl(0x00010040); // Unified caches/Inst cache line size
810 lp[5] = htonl(0x00400020); // Data cache line size/Data cache block size touch
811 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
812 lp[7] = htonl(0x00080008); // Inst cache assoc/Data cache assoc
813 lp[8] = htonl(0x01000002); // TLB total size/TLB assoc
814 break;
815 case 3: // 603
816 lp[0] = htonl(0x1000); // Page size
817 lp[1] = htonl(0x2000); // Data cache size
818 lp[2] = htonl(0x2000); // Inst cache size
819 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
820 lp[4] = htonl(0x00000020); // Unified caches/Inst cache line size
821 lp[5] = htonl(0x00200020); // Data cache line size/Data cache block size touch
822 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
823 lp[7] = htonl(0x00020002); // Inst cache assoc/Data cache assoc
824 lp[8] = htonl(0x00400002); // TLB total size/TLB assoc
825 break;
826 case 4: // 604
827 lp[0] = htonl(0x1000); // Page size
828 lp[1] = htonl(0x4000); // Data cache size
829 lp[2] = htonl(0x4000); // Inst cache size
830 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
831 lp[4] = htonl(0x00000020); // Unified caches/Inst cache line size
832 lp[5] = htonl(0x00200020); // Data cache line size/Data cache block size touch
833 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
834 lp[7] = htonl(0x00040004); // Inst cache assoc/Data cache assoc
835 lp[8] = htonl(0x00800002); // TLB total size/TLB assoc
836 break;
837 // case 5: // 740?
838 case 6: // 603e
839 case 7: // 603ev
840 lp[0] = htonl(0x1000); // Page size
841 lp[1] = htonl(0x4000); // Data cache size
842 lp[2] = htonl(0x4000); // Inst cache size
843 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
844 lp[4] = htonl(0x00000020); // Unified caches/Inst cache line size
845 lp[5] = htonl(0x00200020); // Data cache line size/Data cache block size touch
846 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
847 lp[7] = htonl(0x00040004); // Inst cache assoc/Data cache assoc
848 lp[8] = htonl(0x00400002); // TLB total size/TLB assoc
849 break;
850 case 8: // 750
851 lp[0] = htonl(0x1000); // Page size
852 lp[1] = htonl(0x8000); // Data cache size
853 lp[2] = htonl(0x8000); // Inst cache size
854 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
855 lp[4] = htonl(0x00000020); // Unified caches/Inst cache line size
856 lp[5] = htonl(0x00200020); // Data cache line size/Data cache block size touch
857 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
858 lp[7] = htonl(0x00080008); // Inst cache assoc/Data cache assoc
859 lp[8] = htonl(0x00800002); // TLB total size/TLB assoc
860 break;
861 case 9: // 604e
862 case 10: // 604ev5
863 lp[0] = htonl(0x1000); // Page size
864 lp[1] = htonl(0x8000); // Data cache size
865 lp[2] = htonl(0x8000); // Inst cache size
866 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
867 lp[4] = htonl(0x00000020); // Unified caches/Inst cache line size
868 lp[5] = htonl(0x00200020); // Data cache line size/Data cache block size touch
869 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
870 lp[7] = htonl(0x00040004); // Inst cache assoc/Data cache assoc
871 lp[8] = htonl(0x00800002); // TLB total size/TLB assoc
872 break;
873 // case 11: // X704?
874 case 12: // ???
875 lp[0] = htonl(0x1000); // Page size
876 lp[1] = htonl(0x8000); // Data cache size
877 lp[2] = htonl(0x8000); // Inst cache size
878 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
879 lp[4] = htonl(0x00000020); // Unified caches/Inst cache line size
880 lp[5] = htonl(0x00200020); // Data cache line size/Data cache block size touch
881 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
882 lp[7] = htonl(0x00080008); // Inst cache assoc/Data cache assoc
883 lp[8] = htonl(0x00800002); // TLB total size/TLB assoc
884 break;
885 case 13: // ???
886 lp[0] = htonl(0x1000); // Page size
887 lp[1] = htonl(0x8000); // Data cache size
888 lp[2] = htonl(0x8000); // Inst cache size
889 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
890 lp[4] = htonl(0x00000020); // Unified caches/Inst cache line size
891 lp[5] = htonl(0x00200020); // Data cache line size/Data cache block size touch
892 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
893 lp[7] = htonl(0x00080008); // Inst cache assoc/Data cache assoc
894 lp[8] = htonl(0x01000004); // TLB total size/TLB assoc
895 break;
896 // case 50: // 821
897 // case 80: // 860
898 case 96: // ???
899 lp[0] = htonl(0x1000); // Page size
900 lp[1] = htonl(0x8000); // Data cache size
901 lp[2] = htonl(0x8000); // Inst cache size
902 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
903 lp[4] = htonl(0x00010020); // Unified caches/Inst cache line size
904 lp[5] = htonl(0x00200020); // Data cache line size/Data cache block size touch
905 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
906 lp[7] = htonl(0x00080008); // Inst cache assoc/Data cache assoc
907 lp[8] = htonl(0x00800004); // TLB total size/TLB assoc
908 break;
909 case 0x8000: // 7400
910 case 0x800c: // 7410
911 lp[0] = htonl(0x1000); // Page size
912 lp[1] = htonl(0x8000); // Data cache size
913 lp[2] = htonl(0x8000); // Inst cache size
914 lp[3] = htonl(0x00200020); // Coherency block size/Reservation granule size
915 lp[4] = htonl(0x00000020); // Unified caches/Inst cache line size
916 lp[5] = htonl(0x00200020); // Data cache line size/Data cache block size touch
917 lp[6] = htonl(0x00200020); // Inst cache block size/Data cache block size
918 lp[7] = htonl(0x00080008); // Inst cache assoc/Data cache assoc
919 lp[8] = htonl(0x00800002); // TLB total size/TLB assoc
920 break;
921 default:
922 printf("WARNING: Unknown CPU type\n");
923 break;
924 }
925
926 // Don't set SPRG3, don't test MQ
927 static const uint8 sprg3_mq_dat[] = {0x7d, 0x13, 0x43, 0xa6, 0x3d, 0x00, 0x00, 0x04, 0x7d, 0x00, 0x03, 0xa6, 0x39, 0x00, 0x00, 0x00, 0x7d, 0x00, 0x02, 0xa6};
928 if ((base = find_rom_data(loc + 0x20, loc + 0x60, sprg3_mq_dat, sizeof(sprg3_mq_dat))) == 0) return false;
929 D(bug("sprg3/mq %08lx\n", base));
930 lp = (uint32 *)(ROM_BASE + base);
931 lp[0] = htonl(POWERPC_NOP);
932 lp[2] = htonl(POWERPC_NOP);
933 lp[4] = htonl(POWERPC_NOP);
934
935 // Don't read MSR
936 static const uint8 msr_dat[] = {0x7d, 0xc0, 0x00, 0xa6};
937 if ((base = find_rom_data(loc + 0x40, loc + 0x80, msr_dat, sizeof(msr_dat))) == 0) return false;
938 D(bug("msr %08lx\n", base));
939 lp = (uint32 *)(ROM_BASE + base);
940 *lp = htonl(0x39c00000); // li r14,0
941
942 // Don't write to DEC
943 lp = (uint32 *)(ROM_BASE + loc + 0x70);
944 *lp++ = htonl(POWERPC_NOP);
945 loc = (ntohl(lp[0]) & 0xffff) + (uint32)lp - ROM_BASE;
946 D(bug("loc %08lx\n", loc));
947
948 // Don't set SPRG3
949 static const uint8 sprg3_dat[] = {0x39, 0x21, 0x03, 0x60, 0x7d, 0x33, 0x43, 0xa6, 0x39, 0x01, 0x04, 0x20};
950 if ((base = find_rom_data(0x310000, 0x314000, sprg3_dat, sizeof(sprg3_dat))) == 0) return false;
951 D(bug("sprg3 %08lx\n", base + 4));
952 lp = (uint32 *)(ROM_BASE + base + 4);
953 *lp = htonl(POWERPC_NOP);
954
955 // Don't read PVR
956 static const uint8 pvr_read2_dat[] = {0x7e, 0xff, 0x42, 0xa6, 0x56, 0xf7, 0x84, 0x3e};
957 if ((base = find_rom_data(0x310000, 0x320000, pvr_read2_dat, sizeof(pvr_read2_dat))) == 0) return false;
958 D(bug("pvr_read2 %08lx\n", base));
959 lp = (uint32 *)(ROM_BASE + base);
960 *lp = htonl(0x82e00000 + XLM_PVR); // lwz r23,(theoretical PVR)
961 if ((base = find_rom_data(base + 4, 0x320000, pvr_read2_dat, sizeof(pvr_read2_dat))) != 0) {
962 D(bug("pvr_read2 %08lx\n", base));
963 lp = (uint32 *)(ROM_BASE + base);
964 *lp = htonl(0x82e00000 + XLM_PVR); // lwz r23,(theoretical PVR)
965 }
966 static const uint8 pvr_read3_dat[] = {0x7e, 0x5f, 0x42, 0xa6, 0x56, 0x52, 0x84, 0x3e};
967 if ((base = find_rom_data(0x310000, 0x320000, pvr_read3_dat, sizeof(pvr_read3_dat))) != 0) {
968 D(bug("pvr_read3 %08lx\n", base));
969 lp = (uint32 *)(ROM_BASE + base);
970 *lp = htonl(0x82400000 + XLM_PVR); // lwz r18,(theoretical PVR)
971 }
972 static const uint8 pvr_read4_dat[] = {0x7d, 0x3f, 0x42, 0xa6, 0x55, 0x29, 0x84, 0x3e};
973 if ((base = find_rom_data(0x310000, 0x320000, pvr_read4_dat, sizeof(pvr_read4_dat))) != 0) {
974 D(bug("pvr_read4 %08lx\n", base));
975 lp = (uint32 *)(ROM_BASE + base);
976 *lp = htonl(0x81200000 + XLM_PVR); // lzw r9,(theoritical PVR)
977 }
978
979 // Don't read SDR1
980 static const uint8 sdr1_read_dat[] = {0x7d, 0x19, 0x02, 0xa6, 0x55, 0x16, 0x81, 0xde};
981 if ((base = find_rom_data(0x310000, 0x320000, sdr1_read_dat, sizeof(sdr1_read_dat))) == 0) return false;
982 D(bug("sdr1_read %08lx\n", base));
983 lp = (uint32 *)(ROM_BASE + base);
984 *lp++ = htonl(0x3d00dead); // lis r8,0xdead (pointer to page table)
985 *lp++ = htonl(0x3ec0001f); // lis r22,0x001f (size of page table)
986 *lp = htonl(POWERPC_NOP);
987
988 // Don't clear page table, don't invalidate TLB
989 static const uint8 pgtb_clear_dat[] = {0x36, 0xd6, 0xff, 0xfc, 0x7e, 0xe8, 0xb1, 0x2e, 0x41, 0x81, 0xff, 0xf8};
990 if ((base = find_rom_data(0x310000, 0x320000, pgtb_clear_dat, sizeof(pgtb_clear_dat))) == 0) return false;
991 D(bug("pgtb_clear %08lx\n", base + 4));
992 lp = (uint32 *)(ROM_BASE + base + 4);
993 *lp = htonl(POWERPC_NOP);
994 D(bug("tblie %08lx\n", base + 12));
995 lp = (uint32 *)(ROM_BASE + base + 12);
996 *lp = htonl(POWERPC_NOP);
997
998 // Don't create RAM descriptor table
999 static const uint8 desc_create_dat[] = {0x97, 0xfd, 0x00, 0x04, 0x3b, 0xff, 0x10, 0x00, 0x4b, 0xff, 0xff, 0xdc};
1000 if ((base = find_rom_data(0x310000, 0x320000, desc_create_dat, sizeof(desc_create_dat))) == 0) return false;
1001 D(bug("desc_create %08lx\n", base))
1002 lp = (uint32 *)(ROM_BASE + base);
1003 *lp = htonl(POWERPC_NOP);
1004
1005 // Don't load SRs and BATs
1006 static const uint8 sr_load[] = {0x7c, 0x00, 0x04, 0xac, 0x83, 0x9d, 0x00, 0x00, 0x93, 0x81, 0x05, 0xe8};
1007 if ((loc = find_rom_data(0x310000, 0x320000, sr_load, sizeof(sr_load))) == 0) return false;
1008 static const uint8 sr_load_caller[] = {0x3e, 0xd6, 0xff, 0xff, 0x41, 0x81, 0xff, 0xdc, 0xb2, 0xc8, 0x00, 0x02};
1009 if ((base = find_rom_data(0x310000, 0x320000, sr_load_caller, sizeof(sr_load_caller))) == 0) return false;
1010 if ((base = find_rom_powerpc_branch(base + 12, 0x320000, loc)) == 0) return false;
1011 D(bug("sr_load %08lx, called from %08lx\n", loc, base));
1012 lp = (uint32 *)(ROM_BASE + base);
1013 *lp = htonl(POWERPC_NOP);
1014
1015 // Don't mess with SRs
1016 static const uint8 sr_load2_dat[] = {0x83, 0xa1, 0x05, 0xe8, 0x57, 0x7c, 0x3e, 0x78, 0x7f, 0xbd, 0xe0, 0x2e};
1017 if ((base = find_rom_data(0x310000, 0x320000, sr_load2_dat, sizeof(sr_load2_dat))) == 0) return false;
1018 D(bug("sr_load2 %08lx\n", base));
1019 lp = (uint32 *)(ROM_BASE + base);
1020 *lp = htonl(POWERPC_BLR);
1021
1022 // Don't check performance monitor
1023 static const uint8 pm_check_dat[] = {0x7e, 0x58, 0xeb, 0xa6, 0x7e, 0x53, 0x90, 0xf8, 0x7e, 0x78, 0xea, 0xa6};
1024 if ((base = find_rom_data(0x310000, 0x320000, pm_check_dat, sizeof(pm_check_dat))) == 0) return false;
1025 D(bug("pm_check %08lx\n", base));
1026 lp = (uint32 *)(ROM_BASE + base);
1027
1028 static const int spr_check_list[] = {
1029 952 /* mmcr0 */, 953 /* pmc1 */, 954 /* pmc2 */, 955 /* sia */,
1030 956 /* mmcr1 */, 957 /* pmc3 */, 958 /* pmc4 */, 959 /* sda */
1031 };
1032
1033 for (int i = 0; i < sizeof(spr_check_list)/sizeof(spr_check_list[0]); i++) {
1034 int spr = spr_check_list[i];
1035 uint32 mtspr = 0x7e4003a6 | ((spr & 0x1f) << 16) | ((spr & 0x3e0) << 6);
1036 uint32 mfspr = 0x7e6002a6 | ((spr & 0x1f) << 16) | ((spr & 0x3e0) << 6);
1037 for (int ofs = 0; ofs < 64; ofs++) {
1038 if (ntohl(lp[ofs]) == mtspr) {
1039 if (ntohl(lp[ofs + 2]) != mfspr)
1040 return false;
1041 D(bug(" SPR%d %08lx\n", spr, base + 4*ofs));
1042 lp[ofs] = htonl(POWERPC_NOP);
1043 lp[ofs + 2] = htonl(POWERPC_NOP);
1044 }
1045 }
1046 }
1047
1048 // Jump to 68k emulator
1049 static const uint8 jump68k_dat[] = {0x7d, 0x92, 0x43, 0xa6, 0x7d, 0x5a, 0x03, 0xa6, 0x7d, 0x7b, 0x03, 0xa6};
1050 if ((loc = find_rom_data(0x310000, 0x320000, jump68k_dat, sizeof(jump68k_dat))) == 0) return false;
1051 static const uint8 jump68k_caller_dat[] = {0x85, 0x13, 0x00, 0x08, 0x56, 0xbf, 0x50, 0x3e, 0x63, 0xff, 0x0c, 0x00};
1052 if ((base = find_rom_data(0x310000, 0x320000, jump68k_caller_dat, sizeof(jump68k_caller_dat))) == 0) return false;
1053 if ((base = find_rom_powerpc_branch(base + 12, 0x320000, loc)) == 0) return false;
1054 D(bug("jump68k %08lx, called from %08lx\n", loc, base));
1055 lp = (uint32 *)(ROM_BASE + base);
1056 *lp++ = htonl(0x80610634); // lwz r3,0x0634(r1) (pointer to Emulator Data)
1057 *lp++ = htonl(0x8081119c); // lwz r4,0x119c(r1) (pointer to opcode table)
1058 *lp++ = htonl(0x80011184); // lwz r0,0x1184(r1) (pointer to emulator init routine)
1059 *lp++ = htonl(0x7c0903a6); // mtctr r0
1060 *lp = htonl(POWERPC_BCTR);
1061 return true;
1062 }
1063
1064
1065 /*
1066 * 68k emulator patches
1067 */
1068
1069 static bool patch_68k_emul(void)
1070 {
1071 uint32 *lp;
1072 uint32 base;
1073
1074 // Overwrite twi instructions
1075 static const uint8 twi_dat[] = {0x0f, 0xff, 0x00, 0x00, 0x0f, 0xff, 0x00, 0x01, 0x0f, 0xff, 0x00, 0x02};
1076 if ((base = find_rom_data(0x36e600, 0x36ea00, twi_dat, sizeof(twi_dat))) == 0) return false;
1077 D(bug("twi %08lx\n", base));
1078 lp = (uint32 *)(ROM_BASE + base);
1079 *lp++ = htonl(0x48000000 + 0x36f900 - base); // b 0x36f900 (Emulator start)
1080 *lp++ = htonl(0x48000000 + 0x36fa00 - base - 4); // b 0x36fa00 (Mixed mode)
1081 *lp++ = htonl(0x48000000 + 0x36fb00 - base - 8); // b 0x36fb00 (Reset/FC1E opcode)
1082 *lp++ = htonl(0x48000000 + 0x36fc00 - base - 12); // FE0A opcode
1083 *lp++ = htonl(POWERPC_ILLEGAL); // Interrupt
1084 *lp++ = htonl(POWERPC_ILLEGAL); // ?
1085 *lp++ = htonl(POWERPC_ILLEGAL);
1086 *lp++ = htonl(POWERPC_ILLEGAL);
1087 *lp++ = htonl(POWERPC_ILLEGAL);
1088 *lp++ = htonl(POWERPC_ILLEGAL);
1089 *lp++ = htonl(POWERPC_ILLEGAL);
1090 *lp++ = htonl(POWERPC_ILLEGAL);
1091 *lp++ = htonl(POWERPC_ILLEGAL);
1092 *lp++ = htonl(POWERPC_ILLEGAL);
1093 *lp++ = htonl(POWERPC_ILLEGAL);
1094 *lp = htonl(POWERPC_ILLEGAL);
1095
1096 #if EMULATED_PPC
1097 // Install EMUL_RETURN, EXEC_RETURN, EXEC_NATIVE and EMUL_OP opcodes
1098 lp = (uint32 *)(ROM_BASE + 0x380000 + (M68K_EMUL_RETURN << 3));
1099 *lp++ = htonl(POWERPC_EMUL_OP);
1100 *lp++ = htonl(0x4bf66e80); // b 0x366084
1101 *lp++ = htonl(POWERPC_EMUL_OP | 1);
1102 *lp++ = htonl(0x4bf66e78); // b 0x366084
1103 *lp++ = htonl(POWERPC_EMUL_OP | 2);
1104 *lp++ = htonl(0x4bf66e70); // b 0x366084
1105 for (int i=0; i<OP_MAX; i++) {
1106 *lp++ = htonl(POWERPC_EMUL_OP | (i + 3));
1107 *lp++ = htonl(0x4bf66e68 - i*8); // b 0x366084
1108 }
1109 #else
1110 // Install EMUL_RETURN, EXEC_RETURN and EMUL_OP opcodes
1111 lp = (uint32 *)(ROM_BASE + 0x380000 + (M68K_EMUL_RETURN << 3));
1112 *lp++ = htonl(0x80000000 + XLM_EMUL_RETURN_PROC); // lwz r0,XLM_EMUL_RETURN_PROC
1113 *lp++ = htonl(0x4bf705fc); // b 0x36f800
1114 *lp++ = htonl(0x80000000 + XLM_EXEC_RETURN_PROC); // lwz r0,XLM_EXEC_RETURN_PROC
1115 *lp++ = htonl(0x4bf705f4); // b 0x36f800
1116 *lp++ = htonl(0x00dead00); // Let SheepShaver crash, since
1117 *lp++ = htonl(0x00beef00); // no native opcode is available
1118 for (int i=0; i<OP_MAX; i++) {
1119 *lp++ = htonl(0x38a00000 + i); // li r5,OP_*
1120 *lp++ = htonl(0x4bf705ec - i*8); // b 0x36f808
1121 }
1122
1123 // Extra routines for EMUL_RETURN/EXEC_RETURN/EMUL_OP
1124 lp = (uint32 *)(ROM_BASE + 0x36f800);
1125 *lp++ = htonl(0x7c0803a6); // mtlr r0
1126 *lp++ = htonl(0x4e800020); // blr
1127
1128 *lp++ = htonl(0x80000000 + XLM_EMUL_OP_PROC); // lwz r0,XLM_EMUL_OP_PROC
1129 *lp++ = htonl(0x7c0803a6); // mtlr r0
1130 *lp = htonl(0x4e800020); // blr
1131 #endif
1132
1133 // Extra routine for 68k emulator start
1134 lp = (uint32 *)(ROM_BASE + 0x36f900);
1135 *lp++ = htonl(0x7c2903a6); // mtctr r1
1136 #if EMULATED_PPC
1137 *lp++ = htonl(NativeOpcode(NATIVE_DISABLE_INTERRUPT));
1138 #else
1139 *lp++ = htonl(0x80200000 + XLM_IRQ_NEST); // lwz r1,XLM_IRQ_NEST
1140 *lp++ = htonl(0x38210001); // addi r1,r1,1
1141 *lp++ = htonl(0x90200000 + XLM_IRQ_NEST); // stw r1,XLM_IRQ_NEST
1142 #endif
1143 *lp++ = htonl(0x80200000 + XLM_KERNEL_DATA);// lwz r1,XLM_KERNEL_DATA
1144 *lp++ = htonl(0x90c10018); // stw r6,0x18(r1)
1145 *lp++ = htonl(0x7cc902a6); // mfctr r6
1146 *lp++ = htonl(0x90c10004); // stw r6,$0004(r1)
1147 *lp++ = htonl(0x80c1065c); // lwz r6,$065c(r1)
1148 *lp++ = htonl(0x90e6013c); // stw r7,$013c(r6)
1149 *lp++ = htonl(0x91060144); // stw r8,$0144(r6)
1150 *lp++ = htonl(0x9126014c); // stw r9,$014c(r6)
1151 *lp++ = htonl(0x91460154); // stw r10,$0154(r6)
1152 *lp++ = htonl(0x9166015c); // stw r11,$015c(r6)
1153 *lp++ = htonl(0x91860164); // stw r12,$0164(r6)
1154 *lp++ = htonl(0x91a6016c); // stw r13,$016c(r6)
1155 *lp++ = htonl(0x7da00026); // mfcr r13
1156 *lp++ = htonl(0x80e10660); // lwz r7,$0660(r1)
1157 *lp++ = htonl(0x7d8802a6); // mflr r12
1158 *lp++ = htonl(0x50e74001); // rlwimi. r7,r7,8,$80000000
1159 *lp++ = htonl(0x814105f0); // lwz r10,0x05f0(r1)
1160 *lp++ = htonl(0x7d4803a6); // mtlr r10
1161 *lp++ = htonl(0x7d8a6378); // mr r10,r12
1162 *lp++ = htonl(0x3d600002); // lis r11,0x0002
1163 *lp++ = htonl(0x616bf072); // ori r11,r11,0xf072 (MSR)
1164 *lp++ = htonl(0x50e7deb4); // rlwimi r7,r7,27,$00000020
1165 *lp = htonl(0x4e800020); // blr
1166
1167 // Extra routine for Mixed Mode
1168 lp = (uint32 *)(ROM_BASE + 0x36fa00);
1169 *lp++ = htonl(0x7c2903a6); // mtctr r1
1170 #if EMULATED_PPC
1171 *lp++ = htonl(NativeOpcode(NATIVE_DISABLE_INTERRUPT));
1172 #else
1173 *lp++ = htonl(0x80200000 + XLM_IRQ_NEST); // lwz r1,XLM_IRQ_NEST
1174 *lp++ = htonl(0x38210001); // addi r1,r1,1
1175 *lp++ = htonl(0x90200000 + XLM_IRQ_NEST); // stw r1,XLM_IRQ_NEST
1176 #endif
1177 *lp++ = htonl(0x80200000 + XLM_KERNEL_DATA);// lwz r1,XLM_KERNEL_DATA
1178 *lp++ = htonl(0x90c10018); // stw r6,0x18(r1)
1179 *lp++ = htonl(0x7cc902a6); // mfctr r6
1180 *lp++ = htonl(0x90c10004); // stw r6,$0004(r1)
1181 *lp++ = htonl(0x80c1065c); // lwz r6,$065c(r1)
1182 *lp++ = htonl(0x90e6013c); // stw r7,$013c(r6)
1183 *lp++ = htonl(0x91060144); // stw r8,$0144(r6)
1184 *lp++ = htonl(0x9126014c); // stw r9,$014c(r6)
1185 *lp++ = htonl(0x91460154); // stw r10,$0154(r6)
1186 *lp++ = htonl(0x9166015c); // stw r11,$015c(r6)
1187 *lp++ = htonl(0x91860164); // stw r12,$0164(r6)
1188 *lp++ = htonl(0x91a6016c); // stw r13,$016c(r6)
1189 *lp++ = htonl(0x7da00026); // mfcr r13
1190 *lp++ = htonl(0x80e10660); // lwz r7,$0660(r1)
1191 *lp++ = htonl(0x7d8802a6); // mflr r12
1192 *lp++ = htonl(0x50e74001); // rlwimi. r7,r7,8,$80000000
1193 *lp++ = htonl(0x814105f4); // lwz r10,0x05f4(r1)
1194 *lp++ = htonl(0x7d4803a6); // mtlr r10
1195 *lp++ = htonl(0x7d8a6378); // mr r10,r12
1196 *lp++ = htonl(0x3d600002); // lis r11,0x0002
1197 *lp++ = htonl(0x616bf072); // ori r11,r11,0xf072 (MSR)
1198 *lp++ = htonl(0x50e7deb4); // rlwimi r7,r7,27,$00000020
1199 *lp = htonl(0x4e800020); // blr
1200
1201 // Extra routine for Reset/FC1E opcode
1202 lp = (uint32 *)(ROM_BASE + 0x36fb00);
1203 *lp++ = htonl(0x7c2903a6); // mtctr r1
1204 #if EMULATED_PPC
1205 *lp++ = htonl(NativeOpcode(NATIVE_DISABLE_INTERRUPT));
1206 #else
1207 *lp++ = htonl(0x80200000 + XLM_IRQ_NEST); // lwz r1,XLM_IRQ_NEST
1208 *lp++ = htonl(0x38210001); // addi r1,r1,1
1209 *lp++ = htonl(0x90200000 + XLM_IRQ_NEST); // stw r1,XLM_IRQ_NEST
1210 #endif
1211 *lp++ = htonl(0x80200000 + XLM_KERNEL_DATA);// lwz r1,XLM_KERNEL_DATA
1212 *lp++ = htonl(0x90c10018); // stw r6,0x18(r1)
1213 *lp++ = htonl(0x7cc902a6); // mfctr r6
1214 *lp++ = htonl(0x90c10004); // stw r6,$0004(r1)
1215 *lp++ = htonl(0x80c1065c); // lwz r6,$065c(r1)
1216 *lp++ = htonl(0x90e6013c); // stw r7,$013c(r6)
1217 *lp++ = htonl(0x91060144); // stw r8,$0144(r6)
1218 *lp++ = htonl(0x9126014c); // stw r9,$014c(r6)
1219 *lp++ = htonl(0x91460154); // stw r10,$0154(r6)
1220 *lp++ = htonl(0x9166015c); // stw r11,$015c(r6)
1221 *lp++ = htonl(0x91860164); // stw r12,$0164(r6)
1222 *lp++ = htonl(0x91a6016c); // stw r13,$016c(r6)
1223 *lp++ = htonl(0x7da00026); // mfcr r13
1224 *lp++ = htonl(0x80e10660); // lwz r7,$0660(r1)
1225 *lp++ = htonl(0x7d8802a6); // mflr r12
1226 *lp++ = htonl(0x50e74001); // rlwimi. r7,r7,8,$80000000
1227 *lp++ = htonl(0x814105f8); // lwz r10,0x05f8(r1)
1228 *lp++ = htonl(0x7d4803a6); // mtlr r10
1229 *lp++ = htonl(0x7d8a6378); // mr r10,r12
1230 *lp++ = htonl(0x3d600002); // lis r11,0x0002
1231 *lp++ = htonl(0x616bf072); // ori r11,r11,0xf072 (MSR)
1232 *lp++ = htonl(0x50e7deb4); // rlwimi r7,r7,27,$00000020
1233 *lp = htonl(0x4e800020); // blr
1234
1235 // Extra routine for FE0A opcode (QuickDraw 3D needs this)
1236 lp = (uint32 *)(ROM_BASE + 0x36fc00);
1237 *lp++ = htonl(0x7c2903a6); // mtctr r1
1238 #if EMULATED_PPC
1239 *lp++ = htonl(NativeOpcode(NATIVE_DISABLE_INTERRUPT));
1240 #else
1241 *lp++ = htonl(0x80200000 + XLM_IRQ_NEST); // lwz r1,XLM_IRQ_NEST
1242 *lp++ = htonl(0x38210001); // addi r1,r1,1
1243 *lp++ = htonl(0x90200000 + XLM_IRQ_NEST); // stw r1,XLM_IRQ_NEST
1244 #endif
1245 *lp++ = htonl(0x80200000 + XLM_KERNEL_DATA);// lwz r1,XLM_KERNEL_DATA
1246 *lp++ = htonl(0x90c10018); // stw r6,0x18(r1)
1247 *lp++ = htonl(0x7cc902a6); // mfctr r6
1248 *lp++ = htonl(0x90c10004); // stw r6,$0004(r1)
1249 *lp++ = htonl(0x80c1065c); // lwz r6,$065c(r1)
1250 *lp++ = htonl(0x90e6013c); // stw r7,$013c(r6)
1251 *lp++ = htonl(0x91060144); // stw r8,$0144(r6)
1252 *lp++ = htonl(0x9126014c); // stw r9,$014c(r6)
1253 *lp++ = htonl(0x91460154); // stw r10,$0154(r6)
1254 *lp++ = htonl(0x9166015c); // stw r11,$015c(r6)
1255 *lp++ = htonl(0x91860164); // stw r12,$0164(r6)
1256 *lp++ = htonl(0x91a6016c); // stw r13,$016c(r6)
1257 *lp++ = htonl(0x7da00026); // mfcr r13
1258 *lp++ = htonl(0x80e10660); // lwz r7,$0660(r1)
1259 *lp++ = htonl(0x7d8802a6); // mflr r12
1260 *lp++ = htonl(0x50e74001); // rlwimi. r7,r7,8,$80000000
1261 *lp++ = htonl(0x814105fc); // lwz r10,0x05fc(r1)
1262 *lp++ = htonl(0x7d4803a6); // mtlr r10
1263 *lp++ = htonl(0x7d8a6378); // mr r10,r12
1264 *lp++ = htonl(0x3d600002); // lis r11,0x0002
1265 *lp++ = htonl(0x616bf072); // ori r11,r11,0xf072 (MSR)
1266 *lp++ = htonl(0x50e7deb4); // rlwimi r7,r7,27,$00000020
1267 *lp = htonl(0x4e800020); // blr
1268
1269 // Patch DR emulator to jump to right address when an interrupt occurs
1270 lp = (uint32 *)(ROM_BASE + 0x370000);
1271 while (lp < (uint32 *)(ROM_BASE + 0x380000)) {
1272 if (ntohl(*lp) == 0x4ca80020) // bclr 5,8
1273 goto dr_found;
1274 lp++;
1275 }
1276 D(bug("DR emulator patch location not found\n"));
1277 return false;
1278 dr_found:
1279 lp++;
1280 *lp = htonl(0x48000000 + 0xf000 - (((uint32)lp - ROM_BASE) & 0xffff)); // b DR_CACHE_BASE+0x1f000
1281 lp = (uint32 *)(ROM_BASE + 0x37f000);
1282 *lp++ = htonl(0x3c000000 + ((ROM_BASE + 0x46d0a4) >> 16)); // lis r0,xxx
1283 *lp++ = htonl(0x60000000 + ((ROM_BASE + 0x46d0a4) & 0xffff)); // ori r0,r0,xxx
1284 *lp++ = htonl(0x7c0903a6); // mtctr r0
1285 *lp = htonl(POWERPC_BCTR); // bctr
1286 return true;
1287 }
1288
1289
1290 /*
1291 * Nanokernel patches
1292 */
1293
1294 static bool patch_nanokernel(void)
1295 {
1296 uint32 *lp;
1297 uint32 base, loc;
1298
1299 // Patch Mixed Mode trap
1300 static const uint8 virt2phys_dat[] = {0x7d, 0x1b, 0x43, 0x78, 0x3b, 0xa1, 0x03, 0x20};
1301 if ((base = find_rom_data(0x313000, 0x314000, virt2phys_dat, sizeof(virt2phys_dat))) == 0) return false;
1302 D(bug("virt2phys %08lx\n", base + 8));
1303 lp = (uint32 *)(ROM_BASE + base + 8); // Don't translate virtual->physical
1304 lp[0] = htonl(0x7f7fdb78); // mr r31,r27
1305 lp[2] = htonl(POWERPC_NOP);
1306
1307 static const uint8 ppc_excp_tbl_dat[] = {0x39, 0x01, 0x04, 0x20, 0x7d, 0x13, 0x43, 0xa6};
1308 if ((base = find_rom_data(0x313000, 0x314000, ppc_excp_tbl_dat, sizeof(ppc_excp_tbl_dat))) == 0) return false;
1309 D(bug("ppc_excp_tbl %08lx\n", base));
1310 lp = (uint32 *)(ROM_BASE + base); // Don't activate PPC exception table
1311 *lp++ = htonl(0x39000000 + MODE_NATIVE); // li r8,MODE_NATIVE
1312 *lp = htonl(0x91000000 + XLM_RUN_MODE); // stw r8,XLM_RUN_MODE
1313
1314 static const uint8 save_fpu_dat[] = {0x7d, 0x00, 0x00, 0xa6, 0x61, 0x08, 0x20, 0x00, 0x7d, 0x00, 0x01, 0x24};
1315 if ((base = find_rom_data(0x310000, 0x314000, save_fpu_dat, sizeof(save_fpu_dat))) == 0) return false;
1316 D(bug("save_fpu %08lx\n", base));
1317 lp = (uint32 *)(ROM_BASE + base); // Don't modify MSR to turn on FPU
1318 if (ntohl(lp[4]) != 0x556b04e2) return false;
1319 loc = ROM_BASE + base;
1320 #if 1
1321 // FIXME: is that really intended?
1322 *lp++ = htonl(POWERPC_NOP);
1323 lp++;
1324 *lp++ = htonl(POWERPC_NOP);
1325 lp++;
1326 *lp = htonl(POWERPC_NOP);
1327 #else
1328 lp[0] = htonl(POWERPC_NOP);
1329 lp[1] = htonl(POWERPC_NOP);
1330 lp[2] = htonl(POWERPC_NOP);
1331 lp[3] = htonl(POWERPC_NOP);
1332 #endif
1333
1334 static const uint8 save_fpu_caller_dat[] = {0x93, 0xa6, 0x01, 0xec, 0x93, 0xc6, 0x01, 0xf4, 0x93, 0xe6, 0x01, 0xfc, 0x40};
1335 if ((base = find_rom_data(0x310000, 0x314000, save_fpu_caller_dat, sizeof(save_fpu_caller_dat))) == 0) return false;
1336 D(bug("save_fpu_caller %08lx\n", base + 12));
1337 if (powerpc_branch_target(ROM_BASE + base + 12) != loc) return false;
1338 lp = (uint32 *)(ROM_BASE + base + 12); // Always save FPU state
1339 *lp = htonl(0x48000000 | (ntohl(*lp) & 0xffff)); // bl 0x00312e88
1340
1341 static const uint8 mdec_dat[] = {0x7f, 0xf6, 0x02, 0xa6, 0x2c, 0x08, 0x00, 0x00, 0x93, 0xe1, 0x06, 0x68, 0x7d, 0x16, 0x03, 0xa6};
1342 if ((base = find_rom_data(0x310000, 0x314000, mdec_dat, sizeof(mdec_dat))) == 0) return false;
1343 D(bug("mdec %08lx\n", base));
1344 lp = (uint32 *)(ROM_BASE + base); // Don't modify DEC
1345 lp[0] = htonl(0x3be00000); // li r31,0
1346 #if 1
1347 lp[3] = htonl(POWERPC_NOP);
1348 lp[4] = htonl(POWERPC_NOP);
1349 #else
1350 lp[3] = htonl(0x39000040); // li r8,0x40
1351 lp[4] = htonl(0x990600e4); // stb r8,0xe4(r6)
1352 #endif
1353
1354 static const uint8 restore_fpu_caller_dat[] = {0x81, 0x06, 0x00, 0xf4, 0x81, 0x46, 0x00, 0xfc, 0x7d, 0x09, 0x03, 0xa6, 0x40};
1355 if ((base = find_rom_data(0x310000, 0x314000, restore_fpu_caller_dat, sizeof(restore_fpu_caller_dat))) == 0) return false;
1356 D(bug("restore_fpu_caller %08lx\n", base + 12));
1357 lp = (uint32 *)(ROM_BASE + base + 12); // Always restore FPU state
1358 *lp = htonl(0x48000000 | (ntohl(*lp) & 0xffff)); // bl 0x00312ddc
1359
1360 static const uint8 m68k_excp_tbl_dat[] = {0x81, 0x21, 0x06, 0x58, 0x39, 0x01, 0x03, 0x60, 0x7d, 0x13, 0x43, 0xa6};
1361 if ((base = find_rom_data(0x310000, 0x314000, m68k_excp_tbl_dat, sizeof(m68k_excp_tbl_dat))) == 0) return false;
1362 D(bug("m68k_excp %08lx\n", base + 4));
1363 lp = (uint32 *)(ROM_BASE + base + 4); // Don't activate 68k exception table
1364 *lp++ = htonl(0x39000000 + MODE_68K); // li r8,MODE_68K
1365 *lp = htonl(0x91000000 + XLM_RUN_MODE); // stw r8,XLM_RUN_MODE
1366
1367 // Patch 68k emulator trap routine
1368 static const uint8 restore_fpu_caller2_dat[] = {0x81, 0x86, 0x00, 0x8c, 0x80, 0x66, 0x00, 0x94, 0x80, 0x86, 0x00, 0x9c, 0x40};
1369 if ((base = find_rom_data(0x310000, 0x314000, restore_fpu_caller2_dat, sizeof(restore_fpu_caller2_dat))) == 0) return false;
1370 D(bug("restore_fpu_caller2 %08lx\n", base + 12));
1371 loc = powerpc_branch_target(ROM_BASE + base + 12) - ROM_BASE;
1372 lp = (uint32 *)(ROM_BASE + base + 12); // Always restore FPU state
1373 *lp = htonl(0x48000000 | (ntohl(*lp) & 0xffff)); // bl 0x00312dd4
1374
1375 static const uint8 restore_fpu_dat[] = {0x55, 0x68, 0x04, 0xa5, 0x4c, 0x82, 0x00, 0x20, 0x81, 0x06, 0x00, 0xe4};
1376 if ((base = find_rom_data(0x310000, 0x314000, restore_fpu_dat, sizeof(restore_fpu_dat))) == 0) return false;
1377 D(bug("restore_fpu %08lx\n", base));
1378 if (base != loc) return false;
1379 lp = (uint32 *)(ROM_BASE + base + 4); // Don't modify MSR to turn on FPU
1380 *lp++ = htonl(POWERPC_NOP);
1381 lp += 2;
1382 *lp++ = htonl(POWERPC_NOP);
1383 lp++;
1384 *lp++ = htonl(POWERPC_NOP);
1385 *lp++ = htonl(POWERPC_NOP);
1386 *lp = htonl(POWERPC_NOP);
1387
1388 // Patch trap return routine
1389 static const uint8 trap_return_dat[] = {0x80, 0xc1, 0x00, 0x18, 0x80, 0x21, 0x00, 0x04, 0x4c, 0x00, 0x00, 0x64};
1390 if ((base = find_rom_data(0x312000, 0x320000, trap_return_dat, sizeof(trap_return_dat))) == 0) return false;
1391 D(bug("trap_return %08lx\n", base + 8));
1392 lp = (uint32 *)(ROM_BASE + base + 8); // Replace rfi
1393 *lp = htonl(POWERPC_BCTR);
1394
1395 while (ntohl(*lp) != 0x7d5a03a6) lp--;
1396 *lp++ = htonl(0x7d4903a6); // mtctr r10
1397 *lp++ = htonl(0x7daff120); // mtcr r13
1398 *lp = htonl(0x48000000 + ((0x318000 - ((uint32)lp - ROM_BASE)) & 0x03fffffc)); // b ROM_BASE+0x318000
1399 uint32 npc = (uint32)(lp + 1) - ROM_BASE;
1400
1401 lp = (uint32 *)(ROM_BASE + 0x318000);
1402 #if EMULATED_PPC
1403 *lp++ = htonl(NativeOpcode(NATIVE_ENABLE_INTERRUPT));
1404 *lp = htonl(0x48000000 + ((npc - 0x318004) & 0x03fffffc)); // b ROM_BASE+0x312c2c
1405 #else
1406 *lp++ = htonl(0x81400000 + XLM_IRQ_NEST); // lwz r10,XLM_IRQ_NEST
1407 *lp++ = htonl(0x394affff); // subi r10,r10,1
1408 *lp++ = htonl(0x91400000 + XLM_IRQ_NEST); // stw r10,XLM_IRQ_NEST
1409 *lp = htonl(0x48000000 + ((npc - 0x31800c) & 0x03fffffc)); // b ROM_BASE+0x312c2c
1410 #endif
1411
1412 /*
1413 // Disable FE0A/FE06 opcodes
1414 lp = (uint32 *)(ROM_BASE + 0x3144ac);
1415 *lp++ = htonl(POWERPC_NOP);
1416 *lp += 8;
1417 */
1418 return true;
1419 }
1420
1421
1422 /*
1423 * 68k boot routine patches
1424 */
1425
1426 static bool patch_68k(void)
1427 {
1428 uint32 *lp;
1429 uint16 *wp;
1430 uint8 *bp;
1431 uint32 base, loc;
1432
1433 // Remove 68k RESET instruction
1434 static const uint8 reset_dat[] = {0x4e, 0x70};
1435 if ((base = find_rom_data(0xc8, 0x120, reset_dat, sizeof(reset_dat))) == 0) return false;
1436 D(bug("reset %08lx\n", base));
1437 wp = (uint16 *)(ROM_BASE + base);
1438 *wp = htons(M68K_NOP);
1439
1440 // Fake reading PowerMac ID (via Universal)
1441 static const uint8 powermac_id_dat[] = {0x45, 0xf9, 0x5f, 0xff, 0xff, 0xfc, 0x20, 0x12, 0x72, 0x00};
1442 if ((base = find_rom_data(0xe000, 0x15000, powermac_id_dat, sizeof(powermac_id_dat))) == 0) return false;
1443 D(bug("powermac_id %08lx\n", base));
1444 wp = (uint16 *)(ROM_BASE + base);
1445 *wp++ = htons(0x203c); // move.l #id,d0
1446 *wp++ = htons(0);
1447 // if (ROMType == ROMTYPE_NEWWORLD)
1448 // *wp++ = htons(0x3035); // (PowerMac 9500 ID)
1449 // else
1450 *wp++ = htons(0x3020); // (PowerMac 9500 ID)
1451 *wp++ = htons(0xb040); // cmp.w d0,d0
1452 *wp = htons(0x4ed6); // jmp (a6)
1453
1454 // Patch UniversalInfo
1455 if (ROMType == ROMTYPE_NEWWORLD) {
1456 static const uint8 univ_info_dat[] = {0x3f, 0xff, 0x04, 0x00};
1457 if ((base = find_rom_data(0x14000, 0x18000, univ_info_dat, sizeof(univ_info_dat))) == 0) return false;
1458 D(bug("universal_info %08lx\n", base));
1459 lp = (uint32 *)(ROM_BASE + base - 0x14);
1460 lp[0x00 >> 2] = htonl(ADDR_MAP_PATCH_SPACE - (base - 0x14));
1461 lp[0x10 >> 2] = htonl(0xcc003d11); // Make it like the PowerMac 9500 UniversalInfo
1462 lp[0x14 >> 2] = htonl(0x3fff0401);
1463 lp[0x18 >> 2] = htonl(0x0300001c);
1464 lp[0x1c >> 2] = htonl(0x000108c4);
1465 lp[0x24 >> 2] = htonl(0xc301bf26);
1466 lp[0x28 >> 2] = htonl(0x00000861);
1467 lp[0x58 >> 2] = htonl(0x30200000);
1468 lp[0x60 >> 2] = htonl(0x0000003d);
1469 } else if (ROMType == ROMTYPE_ZANZIBAR) {
1470 base = 0x12b70;
1471 lp = (uint32 *)(ROM_BASE + base - 0x14);
1472 lp[0x00 >> 2] = htonl(ADDR_MAP_PATCH_SPACE - (base - 0x14));
1473 lp[0x10 >> 2] = htonl(0xcc003d11); // Make it like the PowerMac 9500 UniversalInfo
1474 lp[0x14 >> 2] = htonl(0x3fff0401);
1475 lp[0x18 >> 2] = htonl(0x0300001c);
1476 lp[0x1c >> 2] = htonl(0x000108c4);
1477 lp[0x24 >> 2] = htonl(0xc301bf26);
1478 lp[0x28 >> 2] = htonl(0x00000861);
1479 lp[0x58 >> 2] = htonl(0x30200000);
1480 lp[0x60 >> 2] = htonl(0x0000003d);
1481 } else if (ROMType == ROMTYPE_GOSSAMER) {
1482 base = 0x12d20;
1483 lp = (uint32 *)(ROM_BASE + base - 0x14);
1484 lp[0x00 >> 2] = htonl(ADDR_MAP_PATCH_SPACE - (base - 0x14));
1485 lp[0x10 >> 2] = htonl(0xcc003d11); // Make it like the PowerMac 9500 UniversalInfo
1486 lp[0x14 >> 2] = htonl(0x3fff0401);
1487 lp[0x18 >> 2] = htonl(0x0300001c);
1488 lp[0x1c >> 2] = htonl(0x000108c4);
1489 lp[0x24 >> 2] = htonl(0xc301bf26);
1490 lp[0x28 >> 2] = htonl(0x00000861);
1491 lp[0x58 >> 2] = htonl(0x30410000);
1492 lp[0x60 >> 2] = htonl(0x0000003d);
1493 }
1494
1495 // Construct AddrMap for NewWorld ROM
1496 if (ROMType == ROMTYPE_NEWWORLD || ROMType == ROMTYPE_ZANZIBAR || ROMType == ROMTYPE_GOSSAMER) {
1497 lp = (uint32 *)(ROM_BASE + ADDR_MAP_PATCH_SPACE);
1498 memset(lp - 10, 0, 0x128);
1499 lp[-10] = htonl(0x0300001c);
1500 lp[-9] = htonl(0x000108c4);
1501 lp[-4] = htonl(0x00300000);
1502 lp[-2] = htonl(0x11010000);
1503 lp[-1] = htonl(0xf8000000);
1504 lp[0] = htonl(0xffc00000);
1505 lp[2] = htonl(0xf3016000);
1506 lp[3] = htonl(0xf3012000);
1507 lp[4] = htonl(0xf3012000);
1508 lp[24] = htonl(0xf3018000);
1509 lp[25] = htonl(0xf3010000);
1510 lp[34] = htonl(0xf3011000);
1511 lp[38] = htonl(0xf3015000);
1512 lp[39] = htonl(0xf3014000);
1513 lp[43] = htonl(0xf3000000);
1514 lp[48] = htonl(0xf8000000);
1515 }
1516
1517 // Don't initialize VIA (via Universal)
1518 static const uint8 via_init_dat[] = {0x08, 0x00, 0x00, 0x02, 0x67, 0x00, 0x00, 0x2c, 0x24, 0x68, 0x00, 0x08};
1519 if ((base = find_rom_data(0xe000, 0x15000, via_init_dat, sizeof(via_init_dat))) == 0) return false;
1520 D(bug("via_init %08lx\n", base));
1521 wp = (uint16 *)(ROM_BASE + base + 4);
1522 *wp = htons(0x6000); // bra
1523
1524 static const uint8 via_init2_dat[] = {0x24, 0x68, 0x00, 0x08, 0x00, 0x12, 0x00, 0x30, 0x4e, 0x71};
1525 if ((base = find_rom_data(0xa000, 0x10000, via_init2_dat, sizeof(via_init2_dat))) == 0) return false;
1526 D(bug("via_init2 %08lx\n", base));
1527 wp = (uint16 *)(ROM_BASE + base);
1528 *wp = htons(0x4ed6); // jmp (a6)
1529
1530 static const uint8 via_init3_dat[] = {0x22, 0x68, 0x00, 0x08, 0x28, 0x3c, 0x20, 0x00, 0x01, 0x00};
1531 if ((base = find_rom_data(0xa000, 0x10000, via_init3_dat, sizeof(via_init3_dat))) == 0) return false;
1532 D(bug("via_init3 %08lx\n", base));
1533 wp = (uint16 *)(ROM_BASE + base);
1534 *wp = htons(0x4ed6); // jmp (a6)
1535
1536 // Don't RunDiags, get BootGlobs pointer directly
1537 if (ROMType == ROMTYPE_NEWWORLD) {
1538 static const uint8 run_diags_dat[] = {0x60, 0xff, 0x00, 0x0c};
1539 if ((base = find_rom_data(0x110, 0x128, run_diags_dat, sizeof(run_diags_dat))) == 0) return false;
1540 D(bug("run_diags %08lx\n", base));
1541 wp = (uint16 *)(ROM_BASE + base);
1542 *wp++ = htons(0x4df9); // lea xxx,a6
1543 *wp++ = htons((RAMBase + RAMSize - 0x1c) >> 16);
1544 *wp = htons((RAMBase + RAMSize - 0x1c) & 0xffff);
1545 } else {
1546 static const uint8 run_diags_dat[] = {0x74, 0x00, 0x2f, 0x0e};
1547 if ((base = find_rom_data(0xd0, 0xf0, run_diags_dat, sizeof(run_diags_dat))) == 0) return false;
1548 D(bug("run_diags %08lx\n", base));
1549 wp = (uint16 *)(ROM_BASE + base - 6);
1550 *wp++ = htons(0x4df9); // lea xxx,a6
1551 *wp++ = htons((RAMBase + RAMSize - 0x1c) >> 16);
1552 *wp = htons((RAMBase + RAMSize - 0x1c) & 0xffff);
1553 }
1554
1555 // Replace NVRAM routines
1556 static const uint8 nvram1_dat[] = {0x48, 0xe7, 0x01, 0x0e, 0x24, 0x68, 0x00, 0x08, 0x08, 0x83, 0x00, 0x1f};
1557 if ((base = find_rom_data(0x7000, 0xc000, nvram1_dat, sizeof(nvram1_dat))) == 0) return false;
1558 D(bug("nvram1 %08lx\n", base));
1559 wp = (uint16 *)(ROM_BASE + base);
1560 *wp++ = htons(M68K_EMUL_OP_XPRAM1);
1561 *wp = htons(M68K_RTS);
1562
1563 if (ROMType == ROMTYPE_NEWWORLD) {
1564 static const uint8 nvram2_dat[] = {0x48, 0xe7, 0x1c, 0xe0, 0x4f, 0xef, 0xff, 0xb4};
1565 if ((base = find_rom_data(0xa000, 0xd000, nvram2_dat, sizeof(nvram2_dat))) == 0) return false;
1566 D(bug("nvram2 %08lx\n", base));
1567 wp = (uint16 *)(ROM_BASE + base);
1568 *wp++ = htons(M68K_EMUL_OP_XPRAM2);
1569 *wp = htons(0x4ed3); // jmp (a3)
1570
1571 static const uint8 nvram3_dat[] = {0x48, 0xe7, 0xdc, 0xe0, 0x4f, 0xef, 0xff, 0xb4};
1572 if ((base = find_rom_data(0xa000, 0xd000, nvram3_dat, sizeof(nvram3_dat))) == 0) return false;
1573 D(bug("nvram3 %08lx\n", base));
1574 wp = (uint16 *)(ROM_BASE + base);
1575 *wp++ = htons(M68K_EMUL_OP_XPRAM3);
1576 *wp = htons(0x4ed3); // jmp (a3)
1577
1578 static const uint8 nvram4_dat[] = {0x4e, 0x56, 0xff, 0xa8, 0x48, 0xe7, 0x1f, 0x38, 0x16, 0x2e, 0x00, 0x13};
1579 if ((base = find_rom_data(0xa000, 0xd000, nvram4_dat, sizeof(nvram4_dat))) == 0) return false;
1580 D(bug("nvram4 %08lx\n", base));
1581 wp = (uint16 *)(ROM_BASE + base + 16);
1582 *wp++ = htons(0x1a2e); // move.b ($000f,a6),d5
1583 *wp++ = htons(0x000f);
1584 *wp++ = htons(M68K_EMUL_OP_NVRAM3);
1585 *wp++ = htons(0x4cee); // movem.l ($ff88,a6),d3-d7/a2-a4
1586 *wp++ = htons(0x1cf8);
1587 *wp++ = htons(0xff88);
1588 *wp++ = htons(0x4e5e); // unlk a6
1589 *wp = htons(M68K_RTS);
1590
1591 static const uint8 nvram5_dat[] = {0x0c, 0x80, 0x03, 0x00, 0x00, 0x00, 0x66, 0x0a, 0x70, 0x00, 0x21, 0xf8, 0x02, 0x0c, 0x01, 0xe4};
1592 if ((base = find_rom_data(0xa000, 0xd000, nvram5_dat, sizeof(nvram5_dat))) == 0) return false;
1593 D(bug("nvram5 %08lx\n", base));
1594 wp = (uint16 *)(ROM_BASE + base + 6);
1595 *wp = htons(M68K_NOP);
1596
1597 static const uint8 nvram6_dat[] = {0x2f, 0x0a, 0x24, 0x48, 0x4f, 0xef, 0xff, 0xa0, 0x20, 0x0f};
1598 if ((base = find_rom_data(0x9000, 0xb000, nvram6_dat, sizeof(nvram6_dat))) == 0) return false;
1599 D(bug("nvram6 %08lx\n", base));
1600 wp = (uint16 *)(ROM_BASE + base);
1601 *wp++ = htons(0x7000); // moveq #0,d0
1602 *wp++ = htons(0x2080); // move.l d0,(a0)
1603 *wp++ = htons(0x4228); // clr.b 4(a0)
1604 *wp++ = htons(0x0004);
1605 *wp = htons(M68K_RTS);
1606
1607 static const uint8 nvram7_dat[] = {0x42, 0x2a, 0x00, 0x04, 0x4f, 0xef, 0x00, 0x60, 0x24, 0x5f, 0x4e, 0x75, 0x4f, 0xef, 0xff, 0xa0, 0x20, 0x0f};
1608 base = find_rom_data(0x9000, 0xb000, nvram7_dat, sizeof(nvram7_dat));
1609 if (base) {
1610 D(bug("nvram7 %08lx\n", base));
1611 wp = (uint16 *)(ROM_BASE + base + 12);
1612 *wp = htons(M68K_RTS);
1613 }
1614 } else {
1615 static const uint8 nvram2_dat[] = {0x4e, 0xd6, 0x06, 0x41, 0x13, 0x00};
1616 if ((base = find_rom_data(0x7000, 0xb000, nvram2_dat, sizeof(nvram2_dat))) == 0) return false;
1617 D(bug("nvram2 %08lx\n", base));
1618 wp = (uint16 *)(ROM_BASE + base + 2);
1619 *wp++ = htons(M68K_EMUL_OP_XPRAM2);
1620 *wp = htons(0x4ed3); // jmp (a3)
1621
1622 static const uint8 nvram3_dat[] = {0x4e, 0xd3, 0x06, 0x41, 0x13, 0x00};
1623 if ((base = find_rom_data(0x7000, 0xb000, nvram3_dat, sizeof(nvram3_dat))) == 0) return false;
1624 D(bug("nvram3 %08lx\n", base));
1625 wp = (uint16 *)(ROM_BASE + base + 2);
1626 *wp++ = htons(M68K_EMUL_OP_XPRAM3);
1627 *wp = htons(0x4ed3); // jmp (a3)
1628
1629 static const uint32 nvram4_loc[] = {0x582f0, 0xa0a0, 0x7e50, 0xa1d0, 0x538d0, 0};
1630 wp = (uint16 *)(ROM_BASE + nvram4_loc[ROMType]);
1631 *wp++ = htons(0x202f); // move.l 4(sp),d0
1632 *wp++ = htons(0x0004);
1633 *wp++ = htons(M68K_EMUL_OP_NVRAM1);
1634 if (ROMType == ROMTYPE_ZANZIBAR || ROMType == ROMTYPE_GAZELLE)
1635 *wp = htons(M68K_RTS);
1636 else {
1637 *wp++ = htons(0x1f40); // move.b d0,8(sp)
1638 *wp++ = htons(0x0008);
1639 *wp++ = htons(0x4e74); // rtd #4
1640 *wp = htons(0x0004);
1641 }
1642
1643 static const uint32 nvram5_loc[] = {0x58460, 0xa0f0, 0x7f40, 0xa220, 0x53a20, 0};
1644 wp = (uint16 *)(ROM_BASE + nvram5_loc[ROMType]);
1645 if (ROMType == ROMTYPE_ZANZIBAR || ROMType == ROMTYPE_GAZELLE) {
1646 *wp++ = htons(0x202f); // move.l 4(sp),d0
1647 *wp++ = htons(0x0004);
1648 *wp++ = htons(0x122f); // move.b 11(sp),d1
1649 *wp++ = htons(0x000b);
1650 *wp++ = htons(M68K_EMUL_OP_NVRAM2);
1651 *wp = htons(M68K_RTS);
1652 } else {
1653 *wp++ = htons(0x202f); // move.l 6(sp),d0
1654 *wp++ = htons(0x0006);
1655 *wp++ = htons(0x122f); // move.b 4(sp),d1
1656 *wp++ = htons(0x0004);
1657 *wp++ = htons(M68K_EMUL_OP_NVRAM2);
1658 *wp++ = htons(0x4e74); // rtd #6
1659 *wp = htons(0x0006);
1660 }
1661 }
1662
1663 // Fix MemTop/BootGlobs during system startup
1664 static const uint8 mem_top_dat[] = {0x2c, 0x6c, 0xff, 0xec, 0x2a, 0x4c, 0xdb, 0xec, 0xff, 0xf4};
1665 if ((base = find_rom_data(0x120, 0x180, mem_top_dat, sizeof(mem_top_dat))) == 0) return false;
1666 D(bug("mem_top %08lx\n", base));
1667 wp = (uint16 *)(ROM_BASE + base);
1668 *wp++ = htons(M68K_EMUL_OP_FIX_MEMTOP);
1669 *wp = htons(M68K_NOP);
1670
1671 // Don't initialize SCC (via 0x1ac)
1672 static const uint8 scc_init_caller_dat[] = {0x21, 0xce, 0x01, 0x08, 0x22, 0x78, 0x0d, 0xd8};
1673 if ((base = find_rom_data(0x180, 0x1f0, scc_init_caller_dat, sizeof(scc_init_caller_dat))) == 0) return false;
1674 D(bug("scc_init_caller %08lx\n", base + 12));
1675 wp = (uint16 *)(ROM_BASE + base + 12);
1676 loc = ntohs(wp[1]) + ((uintptr)wp - ROM_BASE) + 2;
1677 static const uint8 scc_init_dat[] = {0x20, 0x78, 0x01, 0xdc, 0x22, 0x78, 0x01, 0xd8};
1678 if ((base = find_rom_data(loc, loc + 0x80, scc_init_dat, sizeof(scc_init_dat))) == 0) return false;
1679 D(bug("scc_init %08lx\n", base));
1680 wp = (uint16 *)(ROM_BASE + base);
1681 *wp++ = htons(M68K_EMUL_OP_RESET);
1682 *wp = htons(M68K_RTS);
1683
1684 // Don't EnableExtCache (via 0x1f6) and don't DisableIntSources(via 0x1fc)
1685 static const uint8 ext_cache_dat[] = {0x4e, 0x7b, 0x00, 0x02};
1686 if ((base = find_rom_data(0x1d0, 0x230, ext_cache_dat, sizeof(ext_cache_dat))) == 0) return false;
1687 D(bug("ext_cache %08lx\n", base));
1688 lp = (uint32 *)(ROM_BASE + base + 6);
1689 wp = (uint16 *)(ROM_BASE + ntohl(*lp) + base + 6);
1690 *wp = htons(M68K_RTS);
1691 lp = (uint32 *)(ROM_BASE + base + 12);
1692 wp = (uint16 *)(ROM_BASE + ntohl(*lp) + base + 12);
1693 *wp = htons(M68K_RTS);
1694
1695 // Fake CPU speed test (SetupTimeK)
1696 static const uint8 timek_dat[] = {0x0c, 0x38, 0x00, 0x04, 0x01, 0x2f, 0x6d, 0x3c};
1697 if ((base = find_rom_data(0x400, 0x500, timek_dat, sizeof(timek_dat))) == 0) return false;
1698 D(bug("timek %08lx\n", base));
1699 wp = (uint16 *)(ROM_BASE + base);
1700 *wp++ = htons(0x31fc); // move.w #xxx,TimeDBRA
1701 *wp++ = htons(100);
1702 *wp++ = htons(0x0d00);
1703 *wp++ = htons(0x31fc); // move.w #xxx,TimeSCCDBRA
1704 *wp++ = htons(100);
1705 *wp++ = htons(0x0d02);
1706 *wp++ = htons(0x31fc); // move.w #xxx,TimeSCSIDBRA
1707 *wp++ = htons(100);
1708 *wp++ = htons(0x0b24);
1709 *wp++ = htons(0x31fc); // move.w #xxx,TimeRAMDBRA
1710 *wp++ = htons(100);
1711 *wp++ = htons(0x0cea);
1712 *wp = htons(M68K_RTS);
1713
1714 // Relocate jump tables ($2000..)
1715 static const uint8 jump_tab_dat[] = {0x41, 0xfa, 0x00, 0x0e, 0x21, 0xc8, 0x20, 0x10, 0x4e, 0x75};
1716 if ((base = find_rom_data(0x3000, 0x6000, jump_tab_dat, sizeof(jump_tab_dat))) == 0) return false;
1717 D(bug("jump_tab %08lx\n", base));
1718 lp = (uint32 *)(ROM_BASE + base + 16);
1719 for (;;) {
1720 D(bug(" %08lx\n", (uint32)lp - ROM_BASE));
1721 while ((ntohl(*lp) & 0xff000000) == 0xff000000) {
1722 *lp = htonl((ntohl(*lp) & (ROM_SIZE-1)) + ROM_BASE);
1723 lp++;
1724 }
1725 while (!ntohl(*lp)) lp++;
1726 if (ntohl(*lp) != 0x41fa000e)
1727 break;
1728 lp += 4;
1729 }
1730
1731 // Create SysZone at start of Mac RAM (SetSysAppZone, via 0x22a)
1732 static const uint8 sys_zone_dat[] = {0x00, 0x00, 0x28, 0x00, 0x00, 0x00, 0x40, 0x00};
1733 if ((base = find_rom_data(0x600, 0x900, sys_zone_dat, sizeof(sys_zone_dat))) == 0) return false;
1734 D(bug("sys_zone %08lx\n", base));
1735 lp = (uint32 *)(ROM_BASE + base);
1736 *lp++ = htonl(RAMBase ? RAMBase : 0x3000);
1737 *lp = htonl(RAMBase ? RAMBase + 0x1800 : 0x4800);
1738
1739 // Set boot stack at RAMBase+4MB and fix logical/physical RAM size (CompBootStack)
1740 // The RAM size fix must be done after InitMemMgr!
1741 static const uint8 boot_stack_dat[] = {0x08, 0x38, 0x00, 0x06, 0x24, 0x0b};
1742 if ((base = find_rom_data(0x580, 0x800, boot_stack_dat, sizeof(boot_stack_dat))) == 0) return false;
1743 D(bug("boot_stack %08lx\n", base));
1744 wp = (uint16 *)(ROM_BASE + base);
1745 *wp++ = htons(0x207c); // move.l #RAMBase+0x3ffffe,a0
1746 *wp++ = htons((RAMBase + 0x3ffffe) >> 16);
1747 *wp++ = htons((RAMBase + 0x3ffffe) & 0xffff);
1748 *wp++ = htons(M68K_EMUL_OP_FIX_MEMSIZE);
1749 *wp = htons(M68K_RTS);
1750
1751 // Get PowerPC page size (InitVMemMgr, via 0x240)
1752 static const uint8 page_size_dat[] = {0x20, 0x30, 0x81, 0xf2, 0x5f, 0xff, 0xef, 0xd8, 0x00, 0x10};
1753 if ((base = find_rom_data(0xb000, 0x12000, page_size_dat, sizeof(page_size_dat))) == 0) return false;
1754 D(bug("page_size %08lx\n", base));
1755 wp = (uint16 *)(ROM_BASE + base);
1756 *wp++ = htons(0x203c); // move.l #$1000,d0
1757 *wp++ = htons(0);
1758 *wp++ = htons(0x1000);
1759 *wp++ = htons(M68K_NOP);
1760 *wp = htons(M68K_NOP);
1761
1762 // Gestalt PowerPC page size, RAM size (InitGestalt, via 0x25c)
1763 static const uint8 page_size2_dat[] = {0x26, 0x79, 0x5f, 0xff, 0xef, 0xd8, 0x25, 0x6b, 0x00, 0x10, 0x00, 0x1e};
1764 if ((base = find_rom_data(0x50000, 0x70000, page_size2_dat, sizeof(page_size2_dat))) == 0) return false;
1765 D(bug("page_size2 %08lx\n", base));
1766 wp = (uint16 *)(ROM_BASE + base);
1767 *wp++ = htons(0x257c); // move.l #$1000,$1e(a2)
1768 *wp++ = htons(0);
1769 *wp++ = htons(0x1000);
1770 *wp++ = htons(0x001e);
1771 *wp++ = htons(0x157c); // move.b #PVR,$1d(a2)
1772 *wp++ = htons(PVR >> 16);
1773 *wp++ = htons(0x001d);
1774 *wp++ = htons(0x263c); // move.l #RAMSize,d3
1775 *wp++ = htons(RAMSize >> 16);
1776 *wp++ = htons(RAMSize & 0xffff);
1777 *wp++ = htons(M68K_NOP);
1778 *wp++ = htons(M68K_NOP);
1779 *wp = htons(M68K_NOP);
1780 if (ROMType == ROMTYPE_NEWWORLD)
1781 wp = (uint16 *)(ROM_BASE + base + 0x4a);
1782 else
1783 wp = (uint16 *)(ROM_BASE + base + 0x28);
1784 *wp++ = htons(M68K_NOP);
1785 *wp = htons(M68K_NOP);
1786
1787 // Gestalt CPU/bus clock speed (InitGestalt, via 0x25c)
1788 if (ROMType == ROMTYPE_ZANZIBAR) {
1789 wp = (uint16 *)(ROM_BASE + 0x5d87a);
1790 *wp++ = htons(0x203c); // move.l #Hz,d0
1791 *wp++ = htons(BusClockSpeed >> 16);
1792 *wp++ = htons(BusClockSpeed & 0xffff);
1793 *wp++ = htons(M68K_NOP);
1794 *wp = htons(M68K_NOP);
1795 wp = (uint16 *)(ROM_BASE + 0x5d888);
1796 *wp++ = htons(0x203c); // move.l #Hz,d0
1797 *wp++ = htons(CPUClockSpeed >> 16);
1798 *wp++ = htons(CPUClockSpeed & 0xffff);
1799 *wp++ = htons(M68K_NOP);
1800 *wp = htons(M68K_NOP);
1801 }
1802
1803 // Don't write to GC interrupt mask register (via 0x262)
1804 if (ROMType != ROMTYPE_NEWWORLD) {
1805 static const uint8 gc_mask_dat[] = {0x83, 0xa8, 0x00, 0x24, 0x4e, 0x71};
1806 if ((base = find_rom_data(0x13000, 0x20000, gc_mask_dat, sizeof(gc_mask_dat))) == 0) return false;
1807 D(bug("gc_mask %08lx\n", base));
1808 wp = (uint16 *)(ROM_BASE + base);
1809 *wp++ = htons(M68K_NOP);
1810 *wp = htons(M68K_NOP);
1811 wp = (uint16 *)(ROM_BASE + base + 0x40);
1812 *wp++ = htons(M68K_NOP);
1813 *wp = htons(M68K_NOP);
1814 wp = (uint16 *)(ROM_BASE + base + 0x78);
1815 *wp++ = htons(M68K_NOP);
1816 *wp = htons(M68K_NOP);
1817 wp = (uint16 *)(ROM_BASE + base + 0x96);
1818 *wp++ = htons(M68K_NOP);
1819 *wp = htons(M68K_NOP);
1820
1821 static const uint8 gc_mask2_dat[] = {0x02, 0xa8, 0x00, 0x00, 0x00, 0x80, 0x00, 0x24};
1822 if ((base = find_rom_data(0x13000, 0x20000, gc_mask2_dat, sizeof(gc_mask2_dat))) == 0) return false;
1823 D(bug("gc_mask2 %08lx\n", base));
1824 wp = (uint16 *)(ROM_BASE + base);
1825 if (ROMType == ROMTYPE_GOSSAMER)
1826 *wp++ = htons(M68K_NOP);
1827 for (int i=0; i<5; i++) {
1828 *wp++ = htons(M68K_NOP);
1829 *wp++ = htons(M68K_NOP);
1830 *wp++ = htons(M68K_NOP);
1831 *wp++ = htons(M68K_NOP);
1832 wp += 2;
1833 }
1834 if (ROMType == ROMTYPE_ZANZIBAR || ROMType == ROMTYPE_GOSSAMER) {
1835 for (int i=0; i<6; i++) {
1836 *wp++ = htons(M68K_NOP);
1837 *wp++ = htons(M68K_NOP);
1838 *wp++ = htons(M68K_NOP);
1839 *wp++ = htons(M68K_NOP);
1840 wp += 2;
1841 }
1842 }
1843 }
1844
1845 // Don't initialize Cuda (via 0x274)
1846 static const uint8 cuda_init_dat[] = {0x08, 0xa9, 0x00, 0x04, 0x16, 0x00, 0x4e, 0x71, 0x13, 0x7c, 0x00, 0x84, 0x1c, 0x00, 0x4e, 0x71};
1847 if ((base = find_rom_data(0xa000, 0x12000, cuda_init_dat, sizeof(cuda_init_dat))) == 0) return false;
1848 D(bug("cuda_init %08lx\n", base));
1849 wp = (uint16 *)(ROM_BASE + base);
1850 *wp++ = htons(M68K_NOP);
1851 *wp++ = htons(M68K_NOP);
1852 *wp++ = htons(M68K_NOP);
1853 *wp++ = htons(M68K_NOP);
1854 *wp++ = htons(M68K_NOP);
1855 *wp++ = htons(M68K_NOP);
1856 *wp = htons(M68K_NOP);
1857
1858 // Patch GetCPUSpeed (via 0x27a) (some ROMs have two of them)
1859 static const uint8 cpu_speed_dat[] = {0x20, 0x30, 0x81, 0xf2, 0x5f, 0xff, 0xef, 0xd8, 0x00, 0x04, 0x4c, 0x7c};
1860 if ((base = find_rom_data(0x6000, 0xa000, cpu_speed_dat, sizeof(cpu_speed_dat))) == 0) return false;
1861 D(bug("cpu_speed %08lx\n", base));
1862 wp = (uint16 *)(ROM_BASE + base);
1863 *wp++ = htons(0x203c); // move.l #(MHz<<16)|MHz,d0
1864 *wp++ = htons(CPUClockSpeed / 1000000);
1865 *wp++ = htons(CPUClockSpeed / 1000000);
1866 *wp = htons(M68K_RTS);
1867 if ((base = find_rom_data(base, 0xa000, cpu_speed_dat, sizeof(cpu_speed_dat))) != 0) {
1868 D(bug("cpu_speed2 %08lx\n", base));
1869 wp = (uint16 *)(ROM_BASE + base);
1870 *wp++ = htons(0x203c); // move.l #(MHz<<16)|MHz,d0
1871 *wp++ = htons(CPUClockSpeed / 1000000);
1872 *wp++ = htons(CPUClockSpeed / 1000000);
1873 *wp = htons(M68K_RTS);
1874 }
1875
1876 // Don't poke VIA in InitTimeMgr (via 0x298)
1877 static const uint8 time_via_dat[] = {0x40, 0xe7, 0x00, 0x7c, 0x07, 0x00, 0x28, 0x78, 0x01, 0xd4, 0x43, 0xec, 0x10, 0x00};
1878 if ((base = find_rom_data(0x30000, 0x40000, time_via_dat, sizeof(time_via_dat))) == 0) return false;
1879 D(bug("time_via %08lx\n", base));
1880 wp = (uint16 *)(ROM_BASE + base);
1881 *wp++ = htons(0x4cdf); // movem.l (sp)+,d0-d5/a0-a4
1882 *wp++ = htons(0x1f3f);
1883 *wp = htons(M68K_RTS);
1884
1885 // Don't read from 0xff800000 (Name Registry, Open Firmware?) (via 0x2a2)
1886 // Remove this if FE03 works!!
1887 static const uint8 open_firmware_dat[] = {0x2f, 0x79, 0xff, 0x80, 0x00, 0x00, 0x00, 0xfc};
1888 if ((base = find_rom_data(0x48000, 0x58000, open_firmware_dat, sizeof(open_firmware_dat))) == 0) return false;
1889 D(bug("open_firmware %08lx\n", base));
1890 wp = (uint16 *)(ROM_BASE + base);
1891 *wp++ = htons(0x2f7c); // move.l #deadbeef,0xfc(a7)
1892 *wp++ = htons(0xdead);
1893 *wp++ = htons(0xbeef);
1894 *wp = htons(0x00fc);
1895 wp = (uint16 *)(ROM_BASE + base + 0x1a);
1896 *wp++ = htons(M68K_NOP); // (FE03 opcode, tries to jump to 0xdeadbeef)
1897 *wp = htons(M68K_NOP);
1898
1899 // Don't EnableExtCache (via 0x2b2)
1900 static const uint8 ext_cache2_dat[] = {0x4f, 0xef, 0xff, 0xec, 0x20, 0x4f, 0x10, 0xbc, 0x00, 0x01, 0x11, 0x7c, 0x00, 0x1b};
1901 if ((base = find_rom_data(0x13000, 0x20000, ext_cache2_dat, sizeof(ext_cache2_dat))) == 0) return false;
1902 D(bug("ext_cache2 %08lx\n", base));
1903 wp = (uint16 *)(ROM_BASE + base);
1904 *wp = htons(M68K_RTS);
1905
1906 // Don't install Time Manager task for 60Hz interrupt (Enable60HzInts, via 0x2b8)
1907 if (ROMType == ROMTYPE_NEWWORLD || ROMType == ROMTYPE_GOSSAMER) {
1908 static const uint8 tm_task_dat[] = {0x30, 0x3c, 0x4e, 0x2b, 0xa9, 0xc9};
1909 if ((base = find_rom_data(0x2a0, 0x320, tm_task_dat, sizeof(tm_task_dat))) == 0) return false;
1910 D(bug("tm_task %08lx\n", base));
1911 wp = (uint16 *)(ROM_BASE + base + 28);
1912 *wp++ = htons(M68K_NOP);
1913 *wp++ = htons(M68K_NOP);
1914 *wp++ = htons(M68K_NOP);
1915 *wp++ = htons(M68K_NOP);
1916 *wp++ = htons(M68K_NOP);
1917 *wp = htons(M68K_NOP);
1918 } else {
1919 static const uint8 tm_task_dat[] = {0x20, 0x3c, 0x73, 0x79, 0x73, 0x61};
1920 if ((base = find_rom_data(0x280, 0x300, tm_task_dat, sizeof(tm_task_dat))) == 0) return false;
1921 D(bug("tm_task %08lx\n", base));
1922 wp = (uint16 *)(ROM_BASE + base - 6);
1923 *wp++ = htons(M68K_NOP);
1924 *wp++ = htons(M68K_NOP);
1925 *wp = htons(M68K_NOP);
1926 }
1927
1928 // Don't read PVR from 0x5fffef80 in DriverServicesLib (via 0x316)
1929 if (ROMType != ROMTYPE_NEWWORLD && ROMType != ROMTYPE_GOSSAMER) {
1930 uint32 dsl_offset = find_rom_resource(FOURCC('n','l','i','b'), -16401);
1931 if (ROMType == ROMTYPE_ZANZIBAR) {
1932 static const uint8 dsl_pvr_dat[] = {0x40, 0x82, 0x00, 0x40, 0x38, 0x60, 0xef, 0x80, 0x3c, 0x63, 0x60, 0x00, 0x80, 0x83, 0x00, 0x00, 0x54, 0x84, 0x84, 0x3e};
1933 if ((base = find_rom_data(dsl_offset, dsl_offset + 0x6000, dsl_pvr_dat, sizeof(dsl_pvr_dat))) == 0) return false;
1934 } else {
1935 static const uint8 dsl_pvr_dat[] = {0x3b, 0xc3, 0x00, 0x00, 0x30, 0x84, 0xff, 0xa0, 0x40, 0x82, 0x00, 0x44, 0x80, 0x84, 0xef, 0xe0, 0x54, 0x84, 0x84, 0x3e};
1936 if ((base = find_rom_data(dsl_offset, dsl_offset + 0x6000, dsl_pvr_dat, sizeof(dsl_pvr_dat))) == 0) return false;
1937 }
1938 D(bug("dsl_pvr %08lx\n", base));
1939 lp = (uint32 *)(ROM_BASE + base + 12);
1940 *lp = htonl(0x3c800000 | (PVR >> 16)); // lis r4,PVR
1941
1942 // Don't read bus clock from 0x5fffef88 in DriverServicesLib (via 0x316)
1943 if (ROMType == ROMTYPE_ZANZIBAR) {
1944 static const uint8 dsl_bus_dat[] = {0x81, 0x07, 0x00, 0x00, 0x39, 0x20, 0x42, 0x40, 0x81, 0x62, 0xff, 0x20};
1945 if ((base = find_rom_data(dsl_offset, dsl_offset + 0x6000, dsl_bus_dat, sizeof(dsl_bus_dat))) == 0) return false;
1946 D(bug("dsl_bus %08lx\n", base));
1947 lp = (uint32 *)(ROM_BASE + base);
1948 *lp = htonl(0x81000000 + XLM_BUS_CLOCK); // lwz r8,(bus clock speed)
1949 } else {
1950 static const uint8 dsl_bus_dat[] = {0x80, 0x83, 0xef, 0xe8, 0x80, 0x62, 0x00, 0x10, 0x7c, 0x04, 0x03, 0x96};
1951 if ((base = find_rom_data(dsl_offset, dsl_offset + 0x6000, dsl_bus_dat, sizeof(dsl_bus_dat))) == 0) return false;
1952 D(bug("dsl_bus %08lx\n", base));
1953 lp = (uint32 *)(ROM_BASE + base);
1954 *lp = htonl(0x80800000 + XLM_BUS_CLOCK); // lwz r4,(bus clock speed)
1955 }
1956 }
1957
1958 // Don't open InterruptTreeTNT in MotherBoardHAL init in DriverServicesLib init
1959 if (ROMType == ROMTYPE_ZANZIBAR) {
1960 lp = (uint32 *)(ROM_BASE + find_rom_resource(FOURCC('n','l','i','b'), -16408) + 0x16c);
1961 *lp = htonl(0x38600000); // li r3,0
1962 }
1963
1964 // FIXME: Fake reading from [HpChk]+4 (the callchain reports some function from DriverServicesLib)
1965 if (1) {
1966 uint32 hpchk_offset = find_rom_resource(FOURCC('n','l','i','b'), 10);
1967 static const uint8 hpchk_dat[] = {0x80, 0x80, 0x03, 0x16, 0x94, 0x21, 0xff, 0xb0, 0x83, 0xc4, 0x00, 0x04};
1968 if ((base = find_rom_data(hpchk_offset, hpchk_offset + 0x3000, hpchk_dat, sizeof(hpchk_dat))) == 0) return false;
1969 D(bug("hpchk %08lx\n", base));
1970 lp = (uint32 *)(ROM_BASE + base);
1971 *lp = htonl(0x80800000 + XLM_ZERO_PAGE); // lwz r4,(zero page)
1972 }
1973
1974 // Patch Name Registry
1975 static const uint8 name_reg_dat[] = {0x70, 0xff, 0xab, 0xeb};
1976 if ((base = find_rom_data(0x300, 0x380, name_reg_dat, sizeof(name_reg_dat))) == 0) return false;
1977 D(bug("name_reg %08lx\n", base));
1978 wp = (uint16 *)(ROM_BASE + base);
1979 *wp = htons(M68K_EMUL_OP_NAME_REGISTRY);
1980
1981 #if DISABLE_SCSI
1982 // Fake SCSI Manager
1983 // Remove this if SCSI Manager works!!
1984 static const uint8 scsi_mgr_a_dat[] = {0x4e, 0x56, 0x00, 0x00, 0x20, 0x3c, 0x00, 0x00, 0x04, 0x0c, 0xa7, 0x1e};
1985 static const uint8 scsi_mgr_b_dat[] = {0x4e, 0x56, 0x00, 0x00, 0x2f, 0x0c, 0x20, 0x3c, 0x00, 0x00, 0x04, 0x0c, 0xa7, 0x1e};
1986 if ((base = find_rom_data(0x1c000, 0x28000, scsi_mgr_a_dat, sizeof(scsi_mgr_a_dat))) == 0) {
1987 if ((base = find_rom_data(0x1c000, 0x28000, scsi_mgr_b_dat, sizeof(scsi_mgr_b_dat))) == 0) return false;
1988 }
1989 D(bug("scsi_mgr %08lx\n", base));
1990 wp = (uint16 *)(ROM_BASE + base);
1991 *wp++ = htons(0x21fc); // move.l #xxx,0x624 (SCSIAtomic)
1992 *wp++ = htons((ROM_BASE + base + 18) >> 16);
1993 *wp++ = htons((ROM_BASE + base + 18) & 0xffff);
1994 *wp++ = htons(0x0624);
1995 *wp++ = htons(0x21fc); // move.l #xxx,0xe54 (SCSIDispatch)
1996 *wp++ = htons((ROM_BASE + base + 22) >> 16);
1997 *wp++ = htons((ROM_BASE + base + 22) & 0xffff);
1998 *wp++ = htons(0x0e54);
1999 *wp++ = htons(M68K_RTS);
2000 *wp++ = htons(M68K_EMUL_OP_SCSI_ATOMIC);
2001 *wp++ = htons(M68K_RTS);
2002 *wp++ = htons(M68K_EMUL_OP_SCSI_DISPATCH);
2003 *wp = htons(0x4ed0); // jmp (a0)
2004 wp = (uint16 *)(ROM_BASE + base + 0x20);
2005 *wp++ = htons(0x7000); // moveq #0,d0
2006 *wp = htons(M68K_RTS);
2007 #endif
2008
2009 #if DISABLE_SCSI
2010 // Don't access SCSI variables
2011 // Remove this if SCSI Manager works!!
2012 if (ROMType == ROMTYPE_NEWWORLD) {
2013 static const uint8 scsi_var_dat[] = {0x70, 0x01, 0xa0, 0x89, 0x4a, 0x6e, 0xfe, 0xac, 0x4f, 0xef, 0x00, 0x10, 0x66, 0x00};
2014 if ((base = find_rom_data(0x1f500, 0x1f600, scsi_var_dat, sizeof(scsi_var_dat))) != 0) {
2015 D(bug("scsi_var %08lx\n", base));
2016 wp = (uint16 *)(ROM_BASE + base + 12);
2017 *wp = htons(0x6000); // bra
2018 }
2019
2020 static const uint8 scsi_var2_dat[] = {0x4e, 0x56, 0xfc, 0x58, 0x48, 0xe7, 0x1f, 0x38};
2021 if ((base = find_rom_data(0x1f700, 0x1f800, scsi_var2_dat, sizeof(scsi_var2_dat))) != 0) {
2022 D(bug("scsi_var2 %08lx\n", base));
2023 wp = (uint16 *)(ROM_BASE + base);
2024 *wp++ = htons(0x7000); // moveq #0,d0
2025 *wp = htons(M68K_RTS);
2026 }
2027 }
2028 else if (ROMType == ROMTYPE_GOSSAMER) {
2029 static const uint8 scsi_var_dat[] = {0x70, 0x01, 0xa0, 0x89, 0x4a, 0x6e, 0xfe, 0xac, 0x4f, 0xef, 0x00, 0x10, 0x66, 0x00};
2030 if ((base = find_rom_data(0x1d700, 0x1d800, scsi_var_dat, sizeof(scsi_var_dat))) != 0) {
2031 D(bug("scsi_var %08lx\n", base));
2032 wp = (uint16 *)(ROM_BASE + base + 12);
2033 *wp = htons(0x6000); // bra
2034 }
2035
2036 static const uint8 scsi_var2_dat[] = {0x4e, 0x56, 0xfc, 0x5a, 0x48, 0xe7, 0x1f, 0x38};
2037 if ((base = find_rom_data(0x1d900, 0x1da00, scsi_var2_dat, sizeof(scsi_var2_dat))) != 0) {
2038 D(bug("scsi_var2 %08lx\n", base));
2039 wp = (uint16 *)(ROM_BASE + base);
2040 *wp++ = htons(0x7000); // moveq #0,d0
2041 *wp = htons(M68K_RTS);
2042 }
2043 }
2044 #endif
2045
2046 // Don't wait in ADBInit (via 0x36c)
2047 static const uint8 adb_init_dat[] = {0x08, 0x2b, 0x00, 0x05, 0x01, 0x5d, 0x66, 0xf8};
2048 if ((base = find_rom_data(0x31000, 0x3d000, adb_init_dat, sizeof(adb_init_dat))) == 0) return false;
2049 D(bug("adb_init %08lx\n", base));
2050 wp = (uint16 *)(ROM_BASE + base + 6);
2051 *wp = htons(M68K_NOP);
2052
2053 // Modify check in InitResources() so that addresses >0x80000000 work
2054 static const uint8 init_res_dat[] = {0x4a, 0xb8, 0x0a, 0x50, 0x6e, 0x20};
2055 if ((base = find_rom_data(0x78000, 0x8c000, init_res_dat, sizeof(init_res_dat))) == 0) return false;
2056 D(bug("init_res %08lx\n", base));
2057 bp = (uint8 *)(ROM_BASE + base + 4);
2058 *bp = 0x66;
2059
2060 // Modify vCheckLoad() so that we can patch resources (68k Resource Manager)
2061 static const uint8 check_load_dat[] = {0x20, 0x78, 0x07, 0xf0, 0x4e, 0xd0};
2062 if ((base = find_rom_data(0x78000, 0x8c000, check_load_dat, sizeof(check_load_dat))) == 0) return false;
2063 D(bug("check_load %08lx\n", base));
2064 wp = (uint16 *)(ROM_BASE + base);
2065 *wp++ = htons(M68K_JMP);
2066 *wp++ = htons((ROM_BASE + CHECK_LOAD_PATCH_SPACE) >> 16);
2067 *wp = htons((ROM_BASE + CHECK_LOAD_PATCH_SPACE) & 0xffff);
2068 wp = (uint16 *)(ROM_BASE + CHECK_LOAD_PATCH_SPACE);
2069 *wp++ = htons(0x2f03); // move.l d3,-(a7)
2070 *wp++ = htons(0x2078); // move.l $07f0,a0
2071 *wp++ = htons(0x07f0);
2072 *wp++ = htons(M68K_JSR_A0);
2073 *wp++ = htons(M68K_EMUL_OP_CHECKLOAD);
2074 *wp = htons(M68K_RTS);
2075
2076 // Replace .Sony driver
2077 sony_offset = find_rom_resource(FOURCC('D','R','V','R'), 4);
2078 if (ROMType == ROMTYPE_ZANZIBAR || ROMType == ROMTYPE_NEWWORLD)
2079 sony_offset = find_rom_resource(FOURCC('D','R','V','R'), 4, true); // First DRVR 4 is .MFMFloppy
2080 if (sony_offset == 0) {
2081 sony_offset = find_rom_resource(FOURCC('n','d','r','v'), -20196); // NewWorld 1.6 has "PCFloppy" ndrv
2082 if (sony_offset == 0)
2083 return false;
2084 lp = (uint32 *)(ROM_BASE + rsrc_ptr + 8);
2085 *lp = htonl(FOURCC('D','R','V','R'));
2086 wp = (uint16 *)(ROM_BASE + rsrc_ptr + 12);
2087 *wp = htons(4);
2088 }
2089 D(bug("sony_offset %08lx\n", sony_offset));
2090 memcpy((void *)(ROM_BASE + sony_offset), sony_driver, sizeof(sony_driver));
2091
2092 // Install .Disk and .AppleCD drivers
2093 memcpy((void *)(ROM_BASE + sony_offset + 0x100), disk_driver, sizeof(disk_driver));
2094 memcpy((void *)(ROM_BASE + sony_offset + 0x200), cdrom_driver, sizeof(cdrom_driver));
2095
2096 // Install serial drivers
2097 gen_ain_driver( ROM_BASE + sony_offset + 0x300);
2098 gen_aout_driver(ROM_BASE + sony_offset + 0x400);
2099 gen_bin_driver( ROM_BASE + sony_offset + 0x500);
2100 gen_bout_driver(ROM_BASE + sony_offset + 0x600);
2101
2102 // Copy icons to ROM
2103 SonyDiskIconAddr = ROM_BASE + sony_offset + 0x800;
2104 memcpy((void *)(ROM_BASE + sony_offset + 0x800), SonyDiskIcon, sizeof(SonyDiskIcon));
2105 SonyDriveIconAddr = ROM_BASE + sony_offset + 0xa00;
2106 memcpy((void *)(ROM_BASE + sony_offset + 0xa00), SonyDriveIcon, sizeof(SonyDriveIcon));
2107 DiskIconAddr = ROM_BASE + sony_offset + 0xc00;
2108 memcpy((void *)(ROM_BASE + sony_offset + 0xc00), DiskIcon, sizeof(DiskIcon));
2109 CDROMIconAddr = ROM_BASE + sony_offset + 0xe00;
2110 memcpy((void *)(ROM_BASE + sony_offset + 0xe00), CDROMIcon, sizeof(CDROMIcon));
2111
2112 // Patch driver install routine
2113 static const uint8 drvr_install_dat[] = {0xa7, 0x1e, 0x21, 0xc8, 0x01, 0x1c, 0x4e, 0x75};
2114 if ((base = find_rom_data(0xb00, 0xd00, drvr_install_dat, sizeof(drvr_install_dat))) == 0) return false;
2115 D(bug("drvr_install %08lx\n", base));
2116 wp = (uint16 *)(ROM_BASE + base + 8);
2117 *wp++ = htons(M68K_EMUL_OP_INSTALL_DRIVERS);
2118 *wp = htons(M68K_RTS);
2119
2120 // Don't install serial drivers from ROM
2121 if (ROMType == ROMTYPE_ZANZIBAR || ROMType == ROMTYPE_NEWWORLD || ROMType == ROMTYPE_GOSSAMER) {
2122 wp = (uint16 *)(ROM_BASE + find_rom_resource(FOURCC('S','E','R','D'), 0));
2123 *wp = htons(M68K_RTS);
2124 } else {
2125 wp = (uint16 *)(ROM_BASE + find_rom_resource(FOURCC('s','l','0','5'), 2) + 0xc4);
2126 *wp++ = htons(M68K_NOP);
2127 *wp++ = htons(M68K_NOP);
2128 *wp++ = htons(M68K_NOP);
2129 *wp++ = htons(M68K_NOP);
2130 *wp = htons(0x7000); // moveq #0,d0
2131 wp = (uint16 *)(ROM_BASE + find_rom_resource(FOURCC('s','l','0','5'), 2) + 0x8ee);
2132 *wp = htons(M68K_NOP);
2133 }
2134 uint32 nsrd_offset = find_rom_resource(FOURCC('n','s','r','d'), 1);
2135 if (nsrd_offset) {
2136 lp = (uint32 *)(ROM_BASE + rsrc_ptr + 8);
2137 *lp = htonl(FOURCC('x','s','r','d'));
2138 }
2139
2140 // Replace ADBOp()
2141 memcpy((void *)(ROM_BASE + find_rom_trap(0xa07c)), adbop_patch, sizeof(adbop_patch));
2142
2143 // Replace Time Manager
2144 wp = (uint16 *)(ROM_BASE + find_rom_trap(0xa058));
2145 *wp++ = htons(M68K_EMUL_OP_INSTIME);
2146 *wp = htons(M68K_RTS);
2147 wp = (uint16 *)(ROM_BASE + find_rom_trap(0xa059));
2148 *wp++ = htons(0x40e7); // move sr,-(sp)
2149 *wp++ = htons(0x007c); // ori #$0700,sr
2150 *wp++ = htons(0x0700);
2151 *wp++ = htons(M68K_EMUL_OP_RMVTIME);
2152 *wp++ = htons(0x46df); // move (sp)+,sr
2153 *wp = htons(M68K_RTS);
2154 wp = (uint16 *)(ROM_BASE + find_rom_trap(0xa05a));
2155 *wp++ = htons(0x40e7); // move sr,-(sp)
2156 *wp++ = htons(0x007c); // ori #$0700,sr
2157 *wp++ = htons(0x0700);
2158 *wp++ = htons(M68K_EMUL_OP_PRIMETIME);
2159 *wp++ = htons(0x46df); // move (sp)+,sr
2160 *wp = htons(M68K_RTS);
2161 wp = (uint16 *)(ROM_BASE + find_rom_trap(0xa093));
2162 *wp++ = htons(M68K_EMUL_OP_MICROSECONDS);
2163 *wp = htons(M68K_RTS);
2164
2165 // Disable Egret Manager
2166 static const uint8 egret_dat[] = {0x2f, 0x30, 0x81, 0xe2, 0x20, 0x10, 0x00, 0x18};
2167 if ((base = find_rom_data(0xa000, 0x10000, egret_dat, sizeof(egret_dat))) == 0) return false;
2168 D(bug("egret %08lx\n", base));
2169 wp = (uint16 *)(ROM_BASE + base);
2170 *wp++ = htons(0x7000);
2171 *wp = htons(M68K_RTS);
2172
2173 // Don't call FE0A opcode in Shutdown Manager
2174 static const uint8 shutdown_dat[] = {0x40, 0xe7, 0x00, 0x7c, 0x07, 0x00, 0x48, 0xe7, 0x3f, 0x00, 0x2c, 0x00, 0x2e, 0x01};
2175 if ((base = find_rom_data(0x30000, 0x40000, shutdown_dat, sizeof(shutdown_dat))) == 0) return false;
2176 D(bug("shutdown %08lx\n", base));
2177 wp = (uint16 *)(ROM_BASE + base);
2178 if (ROMType == ROMTYPE_ZANZIBAR)
2179 *wp = htons(M68K_RTS);
2180 else if (ntohs(wp[-4]) == 0x61ff)
2181 *wp = htons(M68K_RTS);
2182 else if (ntohs(wp[-2]) == 0x6700)
2183 wp[-2] = htons(0x6000); // bra
2184
2185 // Patch PowerOff()
2186 wp = (uint16 *)(ROM_BASE + find_rom_trap(0xa05b)); // PowerOff()
2187 *wp = htons(M68K_EMUL_RETURN);
2188
2189 // Patch VIA interrupt handler
2190 static const uint8 via_int_dat[] = {0x70, 0x7f, 0xc0, 0x29, 0x1a, 0x00, 0xc0, 0x29, 0x1c, 0x00};
2191 if ((base = find_rom_data(0x13000, 0x1c000, via_int_dat, sizeof(via_int_dat))) == 0) return false;
2192 D(bug("via_int %08lx\n", base));
2193 uint32 level1_int = ROM_BASE + base;
2194 wp = (uint16 *)level1_int; // Level 1 handler
2195 *wp++ = htons(0x7002); // moveq #2,d0 (60Hz interrupt)
2196 *wp++ = htons(M68K_NOP);
2197 *wp++ = htons(M68K_NOP);
2198 *wp++ = htons(M68K_NOP);
2199 *wp = htons(M68K_NOP);
2200
2201 static const uint8 via_int2_dat[] = {0x13, 0x7c, 0x00, 0x02, 0x1a, 0x00, 0x4e, 0x71, 0x52, 0xb8, 0x01, 0x6a};
2202 if ((base = find_rom_data(0x10000, 0x18000, via_int2_dat, sizeof(via_int2_dat))) == 0) return false;
2203 D(bug("via_int2 %08lx\n", base));
2204 wp = (uint16 *)(ROM_BASE + base); // 60Hz handler
2205 *wp++ = htons(M68K_EMUL_OP_IRQ);
2206 *wp++ = htons(0x4a80); // tst.l d0
2207 *wp++ = htons(0x6700); // beq xxx
2208 *wp = htons(0xffe8);
2209
2210 if (ROMType == ROMTYPE_NEWWORLD) {
2211 static const uint8 via_int3_dat[] = {0x48, 0xe7, 0xf0, 0xf0, 0x76, 0x01, 0x60, 0x26};
2212 if ((base = find_rom_data(0x15000, 0x19000, via_int3_dat, sizeof(via_int3_dat))) == 0) return false;
2213 D(bug("via_int3 %08lx\n", base));
2214 wp = (uint16 *)(ROM_BASE + base); // CHRP level 1 handler
2215 *wp++ = htons(M68K_JMP);
2216 *wp++ = htons((level1_int - 12) >> 16);
2217 *wp = htons((level1_int - 12) & 0xffff);
2218 }
2219
2220 // Patch PutScrap() for clipboard exchange with host OS
2221 uint32 put_scrap = find_rom_trap(0xa9fe); // PutScrap()
2222 wp = (uint16 *)(ROM_BASE + PUT_SCRAP_PATCH_SPACE);
2223 *wp++ = htons(M68K_EMUL_OP_PUT_SCRAP);
2224 *wp++ = htons(M68K_JMP);
2225 *wp++ = htons((ROM_BASE + put_scrap) >> 16);
2226 *wp++ = htons((ROM_BASE + put_scrap) & 0xffff);
2227 lp = (uint32 *)(ROM_BASE + 0x22);
2228 lp = (uint32 *)(ROM_BASE + ntohl(*lp));
2229 lp[0xa9fe & 0x3ff] = htonl(PUT_SCRAP_PATCH_SPACE);
2230
2231 // Patch GetScrap() for clipboard exchange with host OS
2232 uint32 get_scrap = find_rom_trap(0xa9fd); // GetScrap()
2233 wp = (uint16 *)(ROM_BASE + GET_SCRAP_PATCH_SPACE);
2234 *wp++ = htons(M68K_EMUL_OP_GET_SCRAP);
2235 *wp++ = htons(M68K_JMP);
2236 *wp++ = htons((ROM_BASE + get_scrap) >> 16);
2237 *wp++ = htons((ROM_BASE + get_scrap) & 0xffff);
2238 lp = (uint32 *)(ROM_BASE + 0x22);
2239 lp = (uint32 *)(ROM_BASE + ntohl(*lp));
2240 lp[0xa9fd & 0x3ff] = htonl(GET_SCRAP_PATCH_SPACE);
2241
2242 #if __BEOS__
2243 // Patch SynchIdleTime()
2244 if (PrefsFindBool("idlewait")) {
2245 wp = (uint16 *)(ROM_BASE + find_rom_trap(0xabf7) + 4); // SynchIdleTime()
2246 D(bug("SynchIdleTime at %08lx\n", wp));
2247 if (ntohs(*wp) == 0x2078) {
2248 *wp++ = htons(M68K_EMUL_OP_IDLE_TIME);
2249 *wp = htons(M68K_NOP);
2250 } else {
2251 D(bug("SynchIdleTime patch not installed\n"));
2252 }
2253 }
2254 #endif
2255
2256 // Construct list of all sifters used by sound components in ROM
2257 D(bug("Searching for sound components with type sdev in ROM\n"));
2258 uint32 thing = find_rom_resource(FOURCC('t','h','n','g'));
2259 while (thing) {
2260 thing += ROM_BASE;
2261 D(bug(" found %c%c%c%c %c%c%c%c\n", ReadMacInt8(thing), ReadMacInt8(thing + 1), ReadMacInt8(thing + 2), ReadMacInt8(thing + 3), ReadMacInt8(thing + 4), ReadMacInt8(thing + 5), ReadMacInt8(thing + 6), ReadMacInt8(thing + 7)));
2262 if (ReadMacInt32(thing) == FOURCC('s','d','e','v') && ReadMacInt32(thing + 4) == FOURCC('s','i','n','g')) {
2263 WriteMacInt32(thing + 4, FOURCC('a','w','g','c'));
2264 D(bug(" found sdev component at offset %08x in ROM\n", thing));
2265 AddSifter(ReadMacInt32(thing + componentResType), ReadMacInt16(thing + componentResID));
2266 if (ReadMacInt32(thing + componentPFCount))
2267 AddSifter(ReadMacInt32(thing + componentPFResType), ReadMacInt16(thing + componentPFResID));
2268 }
2269 thing = find_rom_resource(FOURCC('t','h','n','g'), 4711, true);
2270 }
2271
2272 // Patch component code
2273 D(bug("Patching sifters in ROM\n"));
2274 for (int i=0; i<num_sifters; i++) {
2275 if ((thing = find_rom_resource(sifter_list[i].type, sifter_list[i].id)) != 0) {
2276 D(bug(" patching type %08x, id %d\n", sifter_list[i].type, sifter_list[i].id));
2277 // Install 68k glue code
2278 uint16 *wp = (uint16 *)(ROM_BASE + thing);
2279 *wp++ = htons(0x4e56); *wp++ = htons(0x0000); // link a6,#0
2280 *wp++ = htons(0x48e7); *wp++ = htons(0x8018); // movem.l d0/a3-a4,-(a7)
2281 *wp++ = htons(0x266e); *wp++ = htons(0x000c); // movea.l $c(a6),a3
2282 *wp++ = htons(0x286e); *wp++ = htons(0x0008); // movea.l $8(a6),a4
2283 *wp++ = htons(M68K_EMUL_OP_AUDIO_DISPATCH);
2284 *wp++ = htons(0x2d40); *wp++ = htons(0x0010); // move.l d0,$10(a6)
2285 *wp++ = htons(0x4cdf); *wp++ = htons(0x1801); // movem.l (a7)+,d0/a3-a4
2286 *wp++ = htons(0x4e5e); // unlk a6
2287 *wp++ = htons(0x4e74); *wp++ = htons(0x0008); // rtd #8
2288 }
2289 }
2290 return true;
2291 }
2292
2293
2294 /*
2295 * Install .Sony, disk and CD-ROM drivers
2296 */
2297
2298 void InstallDrivers(void)
2299 {
2300 D(bug("Installing drivers...\n"));
2301 M68kRegisters r;
2302 SheepArray<SIZEOF_IOParam> pb_var;
2303 const uintptr pb = pb_var.addr();
2304
2305 // Install floppy driver
2306 if (ROMType == ROMTYPE_NEWWORLD || ROMType == ROMTYPE_GOSSAMER) {
2307
2308 // Force installation of floppy driver with NewWorld and Gossamer ROMs
2309 r.a[0] = ROM_BASE + sony_offset;
2310 r.d[0] = (uint32)SonyRefNum;
2311 Execute68kTrap(0xa43d, &r); // DrvrInstallRsrvMem()
2312 r.a[0] = ReadMacInt32(ReadMacInt32(0x11c) + ~SonyRefNum * 4); // Get driver handle from Unit Table
2313 Execute68kTrap(0xa029, &r); // HLock()
2314 uint32 dce = ReadMacInt32(r.a[0]);
2315 WriteMacInt32(dce + dCtlDriver, ROM_BASE + sony_offset);
2316 WriteMacInt16(dce + dCtlFlags, SonyDriverFlags);
2317 }
2318
2319 #if DISABLE_SCSI && 0
2320 // Fake SCSIGlobals
2321 WriteMacInt32(0xc0c, SheepMem::ZeroPage());
2322 #endif
2323
2324 // Open .Sony driver
2325 SheepString sony_str("\005.Sony");
2326 WriteMacInt8(pb + ioPermssn, 0);
2327 WriteMacInt32(pb + ioNamePtr, sony_str.addr());
2328 r.a[0] = pb;
2329 Execute68kTrap(0xa000, &r); // Open()
2330
2331 // Install disk driver
2332 r.a[0] = ROM_BASE + sony_offset + 0x100;
2333 r.d[0] = (uint32)DiskRefNum;
2334 Execute68kTrap(0xa43d, &r); // DrvrInstallRsrvMem()
2335 r.a[0] = ReadMacInt32(ReadMacInt32(0x11c) + ~DiskRefNum * 4); // Get driver handle from Unit Table
2336 Execute68kTrap(0xa029, &r); // HLock()
2337 uint32 dce = ReadMacInt32(r.a[0]);
2338 WriteMacInt32(dce + dCtlDriver, ROM_BASE + sony_offset + 0x100);
2339 WriteMacInt16(dce + dCtlFlags, DiskDriverFlags);
2340
2341 // Open disk driver
2342 SheepString disk_str("\005.Disk");
2343 WriteMacInt32(pb + ioNamePtr, disk_str.addr());
2344 r.a[0] = pb;
2345 Execute68kTrap(0xa000, &r); // Open()
2346
2347 // Install CD-ROM driver unless nocdrom option given
2348 if (!PrefsFindBool("nocdrom")) {
2349
2350 // Install CD-ROM driver
2351 r.a[0] = ROM_BASE + sony_offset + 0x200;
2352 r.d[0] = (uint32)CDROMRefNum;
2353 Execute68kTrap(0xa43d, &r); // DrvrInstallRsrvMem()
2354 r.a[0] = ReadMacInt32(ReadMacInt32(0x11c) + ~CDROMRefNum * 4); // Get driver handle from Unit Table
2355 Execute68kTrap(0xa029, &r); // HLock()
2356 dce = ReadMacInt32(r.a[0]);
2357 WriteMacInt32(dce + dCtlDriver, ROM_BASE + sony_offset + 0x200);
2358 WriteMacInt16(dce + dCtlFlags, CDROMDriverFlags);
2359
2360 // Open CD-ROM driver
2361 SheepString apple_cd("\010.AppleCD");
2362 WriteMacInt32(pb + ioNamePtr, apple_cd.addr());
2363 r.a[0] = pb;
2364 Execute68kTrap(0xa000, &r); // Open()
2365 }
2366
2367 // Install serial drivers
2368 r.a[0] = ROM_BASE + sony_offset + 0x300;
2369 r.d[0] = (uint32)-6;
2370 Execute68kTrap(0xa43d, &r); // DrvrInstallRsrvMem()
2371 r.a[0] = ReadMacInt32(ReadMacInt32(0x11c) + ~(-6) * 4); // Get driver handle from Unit Table
2372 Execute68kTrap(0xa029, &r); // HLock()
2373 dce = ReadMacInt32(r.a[0]);
2374 WriteMacInt32(dce + dCtlDriver, ROM_BASE + sony_offset + 0x300);
2375 WriteMacInt16(dce + dCtlFlags, 0x4d00);
2376
2377 r.a[0] = ROM_BASE + sony_offset + 0x400;
2378 r.d[0] = (uint32)-7;
2379 Execute68kTrap(0xa43d, &r); // DrvrInstallRsrvMem()
2380 r.a[0] = ReadMacInt32(ReadMacInt32(0x11c) + ~(-7) * 4); // Get driver handle from Unit Table
2381 Execute68kTrap(0xa029, &r); // HLock()
2382 dce = ReadMacInt32(r.a[0]);
2383 WriteMacInt32(dce + dCtlDriver, ROM_BASE + sony_offset + 0x400);
2384 WriteMacInt16(dce + dCtlFlags, 0x4e00);
2385
2386 r.a[0] = ROM_BASE + sony_offset + 0x500;
2387 r.d[0] = (uint32)-8;
2388 Execute68kTrap(0xa43d, &r); // DrvrInstallRsrvMem()
2389 r.a[0] = ReadMacInt32(ReadMacInt32(0x11c) + ~(-8) * 4); // Get driver handle from Unit Table
2390 Execute68kTrap(0xa029, &r); // HLock()
2391 dce = ReadMacInt32(r.a[0]);
2392 WriteMacInt32(dce + dCtlDriver, ROM_BASE + sony_offset + 0x500);
2393 WriteMacInt16(dce + dCtlFlags, 0x4d00);
2394
2395 r.a[0] = ROM_BASE + sony_offset + 0x600;
2396 r.d[0] = (uint32)-9;
2397 Execute68kTrap(0xa43d, &r); // DrvrInstallRsrvMem()
2398 r.a[0] = ReadMacInt32(ReadMacInt32(0x11c) + ~(-9) * 4); // Get driver handle from Unit Table
2399 Execute68kTrap(0xa029, &r); // HLock()
2400 dce = ReadMacInt32(r.a[0]);
2401 WriteMacInt32(dce + dCtlDriver, ROM_BASE + sony_offset + 0x600);
2402 WriteMacInt16(dce + dCtlFlags, 0x4e00);
2403 }